### The SN54125, SN54126, SN74125, SN74126, and SN54LS126A are obsolete and are no longer supplied.

### SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS SDLS044A – DECEMBER 1983 – REVISED MARCH 2002

- Quad Bus Buffers
- 3-State Outputs
- Separate Control for Each Channel

### description

These bus buffers feature three-state outputs that, when enabled, have the low impedance characteristics of a TTL output with additional drive capability at high logic levels to permit driving heavily loaded bus lines without external pullup resistors. When disabled, both output transistors are turned off, presenting a high-impedance state to the bus so the output will act neither as a significant load nor as a driver. The '125 and 'LS125A devices' outputs are disabled when  $\overline{G}$  is high. The '126 and 'LS126A devices' outputs are disabled when G is low.





\*G on '125 and 'LS125A devices; G on 126 and 'LS126A devices

# SN54LS125A, SN54LS126A . . . FK PACKAGE (TOP VIEW)



\*G on '125 and 'LS125A devices; G on 126 and 'LS126A devices NC – No internal connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

## SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS

SDLS044A - DECEMBER 1983 - REVISED MARCH 2002

#### The SN54125, SN54126, SN74125, SN74126, and SN54LS126A are obsolete and are no longer supplied.

| TA             | PACI          | KAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|---------------|-------------------|--------------------------|---------------------|
|                | PDIP – N Tube |                   | SN74LS125AN              | SN74LS125AN         |
|                | PDIP – N      | Tube              | SN74LS126AN              | SN74LS126AN         |
|                |               | Tube              | SN74LS125AD              | LS125A              |
| 0°C to 70°C    | SOIC – D      | Tape and reel     | SN74LS125ADR             | L5125A              |
| 0.01010.0      | 30IC - D      | Tube              | SN74LS126AD              | LS126A              |
|                |               | Tape and reel     | SN74LS126ADR             | L3120A              |
|                | SOP – NS      | Tape and reel     | SN74LS125ANSR            | 74LS125A            |
|                | 30P - N3      | Tape and reel     | SN74LS126ANSR            | 74LS126A            |
|                | CDIP – J      | Tube              | SN54LS125AJ              | SN54LS125AJ         |
| –55°C to 125°C | CDIP – J      | Tube              | SNJ54LS125AJ             | SNJ54LS125AJ        |
| -55°C 10 125°C | CFP – W       | Tube              | SNJ54LS125AW             | SNJ54LS125AW        |
|                | LCCC – FK     | Tube              | SNJ54LS125AFK            | SNJ54LS125AFK       |

### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

### logic diagram (each gate)



Y = A



### schematics (each gate)



# absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup> ('125 and '126)

| Supply voltage, V <sub>CC</sub> (see Note 1)                       | 7 V   |
|--------------------------------------------------------------------|-------|
| Input voltage, V <sub>1</sub>                                      | 5.5 V |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): N package | °C/W  |
| Storage temperature range, T <sub>stg</sub>                        | 50°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Voltage values are with respect to network ground terminal.

2. The package termal impedance is calculated in accordance with JESD 51-7.



### SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS SDLS044A – DECEMBER 1983 – REVISED MARCH 2002

The SN54125, SN54126, SN74125, SN74126, and SN54LS126A are obsolete and are no longer supplied.

schematics (each gate)



# absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup> ('LS125A and 'LS126A)

| Supply voltage, V <sub>CC</sub> (see Note 1)                     |                |
|------------------------------------------------------------------|----------------|
| Input voltage, V <sub>1</sub>                                    |                |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package |                |
| N package                                                        | 80°C/W         |
| NS package                                                       |                |
| Storage temperature range, T <sub>stg</sub>                      | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Voltage values are with respect to network ground terminal.

2. The package termal impedance is calculated in accordance with JESD 51-7.



## SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS

SDLS044A - DECEMBER 1983 - REVISED MARCH 2002

### recommended operating conditions

|                |                                |     | SN54125<br>SN54126 |     |      | SN74125<br>SN74126 |      |    |
|----------------|--------------------------------|-----|--------------------|-----|------|--------------------|------|----|
|                |                                | MIN | NOM                | MAX | MIN  | NOM                | MAX  |    |
| Vcc            | Supply voltage                 | 4.5 | 5                  | 5.5 | 4.75 | 5                  | 5.25 | V  |
| VIH            | High-level input voltage       | 2   |                    |     | 2    |                    |      | V  |
| VIL            | Low-level input voltage        |     |                    | 0.8 |      |                    | 0.8  | V  |
| ЮН             | High-level output current      |     |                    | -2  |      |                    | -5.2 | mA |
| IOL            | Low-level output current       |     |                    | 16  |      |                    | 16   | mA |
| Т <sub>А</sub> | Operating free-air temperature | -55 |                    | 125 | 0    |                    | 70   | °C |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |                         | TEST CONDITIO          | NS <sup>†</sup>           |     | SN54125<br>SN54126 |      |     | SN74125<br>SN74126 |      | UNIT |
|-----------|-------------------------|------------------------|---------------------------|-----|--------------------|------|-----|--------------------|------|------|
|           |                         |                        |                           | MIN | түр‡               | MAX  | MIN | TYP‡               | MAX  |      |
| VIK       | $V_{CC} = MIN,$         | lj = -12 mA            |                           |     |                    | -1.5 |     |                    | -1.5 | V    |
| Vou       | $V_{CC} = MIN,$         | V <sub>IH</sub> = 2 V, | I <sub>OH</sub> = -2 mA   | 2.4 | 3.3                |      |     |                    |      | V    |
| Vон       | $V_{IL} = 0.8 V$        |                        | I <sub>OH</sub> = -5.2 mA |     |                    |      | 2.4 | 3.1                |      | v    |
| Ve        | $V_{CC} = MIN,$         | V <sub>IH</sub> = 2 V, | V <sub>IL</sub> = 0.8 V,  |     |                    | 0.4  |     |                    | 0.4  | V    |
| VOL       | I <sub>OL</sub> = 16 mA |                        |                           |     |                    | 0.4  |     |                    | 0.4  | V    |
|           | $V_{CC} = MAX$          | V <sub>IH</sub> = 2 V, | V <sub>O</sub> = 2.4 V    |     |                    | 40   |     |                    | 40   |      |
| loz       | $V_{IL} = 0.8 V$        |                        | V <sub>O</sub> = 0.4 V    |     |                    | -40  |     |                    | -40  | μA   |
| lı        | V <sub>CC</sub> = MAX,  | V <sub>I</sub> = 6.5 V | _                         |     |                    | 1    |     |                    | 1    | mA   |
| Чн        | V <sub>CC</sub> = MAX,  | V <sub>I</sub> = 2.4 V |                           |     |                    | 40   |     |                    | 40   | μA   |
| ١L        | V <sub>CC</sub> = MAX,  | V <sub>I</sub> = 0.4 V |                           |     |                    | -1.6 |     |                    | -1.6 | mA   |
| IOS§      | $V_{CC} = MAX$          |                        |                           | -30 |                    | -70  | -28 |                    | -70  | mA   |
|           | V <sub>CC</sub> = MAX   |                        | '125                      |     | 32                 | 54   |     | 32                 | 54   | ~ ^  |
| Icc       | (see Note 3)            |                        | '126                      |     | 36                 | 62   |     | 36                 | 62   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

§ Not more than one output should be shorted at a time.

NOTE 3: Data inputs = 0 V; output control = 4.5 V for '125 and 0 V for '126.

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see Figure 1)

| PARAMETER        | TEST CON                  | TEST CONDITIONS        |     |     |     | TEST CONDITIONS SN54125<br>SN74125 |     |     |     | s<br>s | UNIT |
|------------------|---------------------------|------------------------|-----|-----|-----|------------------------------------|-----|-----|-----|--------|------|
|                  |                           |                        | MIN | TYP | MAX | MIN                                | TYP | MAX |     |        |      |
| <sup>t</sup> PLH | $R_{1} = 400 \Omega_{2}$  | C <sub>I</sub> = 50 pF |     | 8   | 13  |                                    | 8   | 13  | ns  |        |      |
| <sup>t</sup> PHL | NL = 400 32,              | 0L = 30 pi             |     | 12  | 18  |                                    | 12  | 18  | 115 |        |      |
| <sup>t</sup> PZH | $R_{1} = 400 \Omega_{2}$  | C <sub>I</sub> = 50 pF |     | 11  | 17  |                                    | 11  | 18  | ns  |        |      |
| <sup>t</sup> PZL | NL = 400 32,              | 0L = 30 pi             |     | 16  | 25  |                                    | 16  | 25  | 115 |        |      |
| <sup>t</sup> PHZ | $R_1 = 400 \Omega$ ,      | Cl = 5 pF              |     | 5   | 8   |                                    | 10  | 16  | ns  |        |      |
| <sup>t</sup> PLZ | ις <sub>L</sub> = 400 s2, | 0 <u> </u>             |     | 7   | 12  |                                    | 12  | 18  | 115 |        |      |



## SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS

SDLS044A – DECEMBER 1983 – REVISED MARCH 2002

#### The SN54125, SN54126, SN74125, SN74126, and SN54LS126A are obsolete and are no longer supplied.

### recommended operating conditions

|                |                                | -   | 54LS12 | -   |      | SN74LS125A<br>SN74LS126A |      |    |
|----------------|--------------------------------|-----|--------|-----|------|--------------------------|------|----|
|                |                                | MIN | NOM    | MAX | MIN  | NOM                      | MAX  |    |
| VCC            | Supply voltage                 | 4.5 | 5      | 5.5 | 4.75 | 5                        | 5.25 | V  |
| VIH            | High-level input voltage       | 2   |        |     | 2    |                          |      | V  |
| VIL            | Low-level input voltage        |     |        | 0.7 |      |                          | 0.8  | V  |
| ЮН             | High-level output current      |     |        | -1  |      |                          | -2.6 | mA |
| IOL            | Low-level output current       |     |        | 12  |      |                          | 24   | mA |
| Т <sub>А</sub> | Operating free-air temperature | -55 |        | 125 | 0    |                          | 70   | °C |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                                 | TEST CONDITIO            | ns†                       |      | 54LS12 |      | SN<br>SN |      | UNIT |     |
|-----------------|-------------------------------------------------|--------------------------|---------------------------|------|--------|------|----------|------|------|-----|
|                 |                                                 |                          | MIN                       | TYP‡ | MAX    | MIN  | TYP‡     | MAX  |      |     |
| VIK             | $V_{CC} = MIN,$                                 | l <sub>l</sub> = –18 mA  |                           |      |        | -1.5 |          |      | -1.5 | V   |
| Vou             | V <sub>CC</sub> = MIN,                          | V <sub>IL</sub> = 0.7 V, | I <sub>OH</sub> = -1 mA   | 2.4  |        |      |          |      |      | v   |
| VOH             | V <sub>IH</sub> = 2 V                           | V <sub>IL</sub> = 0.8 V  | I <sub>OH</sub> = -2.6 mA |      |        |      | 2.4      |      |      | v   |
|                 |                                                 | V <sub>IL</sub> = 0.7 V, | I <sub>OL</sub> = 12 mA   |      | 0.25   | 0.4  |          |      |      |     |
| VOL             | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V | V <sub>IL</sub> = 0.8 V, | I <sub>OL</sub> = 12 mA   |      |        |      |          | 0.25 | 0.4  | V   |
|                 | *IH = 2 *                                       | V <sub>IL</sub> = 0.8 V, | I <sub>OL</sub> = 24 mA   |      |        |      |          | 0.35 | 0.5  |     |
|                 |                                                 |                          | V <sub>O</sub> = 2.4 V    |      |        | 20   |          |      |      |     |
|                 | V <sub>CC</sub> = MAX,                          | V <sub>IL</sub> = 0.7 V  | V <sub>O</sub> = 0.4 V    |      |        | -20  |          |      |      |     |
| I <sub>OZ</sub> | V <sub>IH</sub> = 2 V,                          | V <sub>IL</sub> = 0.8 V  | V <sub>O</sub> = 2.4 V    |      |        |      |          |      | 20   | μA  |
|                 |                                                 | VIL = 0.8 V              | V <sub>O</sub> = 0.4 V    |      |        |      |          |      | -20  |     |
| Ц               | V <sub>CC</sub> = MAX,                          | VI = 7 V                 |                           |      |        | 0.1  |          |      | 0.1  | mA  |
| Iн              | V <sub>CC</sub> = MAX,                          | V <sub>I</sub> = 2.7 V   |                           |      |        | 20   |          |      | 20   | μA  |
| t.              | V <sub>CC</sub> = MAX,                          | 'LS125A-G inpu           | ts                        |      |        | -0.2 |          |      | -0.2 | mA  |
| ΙL              | V <sub>I</sub> = 0.4 V                          | 'LS125A-A input          | ts; 'LS126A All inputs    |      |        | -0.4 |          |      | -0.4 | mA  |
| IOS§            | V <sub>CC</sub> = MAX                           | -                        |                           | -40  |        | -225 | -40      |      | -225 | mA  |
|                 | V <sub>CC</sub> = MAX                           |                          | 'LS125A                   |      | 11     | 20   |          | 11   | 20   | mA  |
| ICC             | (see Note 4)                                    |                          | 'LS126A                   |      | 12     | 22   |          | 12   | 22   | THA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 4: Data inputs = 0 V; output control = 4.5 V for 'LS125A and 0 V for 'LS126A.

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see Figure 1)

| PARAMETER        | METER TEST CONDITIONS   |                        |     |     | 5A<br>5A | SN54LS126A<br>SN74LS126A |     |     | UNIT |
|------------------|-------------------------|------------------------|-----|-----|----------|--------------------------|-----|-----|------|
|                  |                         |                        | MIN | TYP | MAX      | MIN                      | TYP | MAX |      |
| <sup>t</sup> PLH | R <sub>I</sub> = 667 Ω, | C <sub>L</sub> = 45 pF |     | 9   | 15       |                          | 9   | 15  | ns   |
| <sup>t</sup> PHL | NL = 007 32,            | 0L = 40 pi             |     | 7   | 18       |                          | 8   | 18  | 115  |
| <sup>t</sup> PZH | R <sub>1</sub> = 667 Ω, | C <sub>I</sub> = 45 pF |     | 12  | 20       |                          | 16  | 25  | ns   |
| <sup>t</sup> PZL | NL = 007 32,            | 0L = 43 pi             |     | 15  | 25       |                          | 21  | 35  | 115  |
| <sup>t</sup> PHZ | R <sub>I</sub> = 667 Ω, | C <sub>1</sub> = 5 pF  |     |     | 20       |                          |     | 25  | ns   |
| <sup>t</sup> PLZ | NL = 007 22,            | 0L = 0 pi              |     |     | 20       |                          |     | 25  | 115  |



#### The SN54125, SN54126, SN74125, SN74126, and SN54LS126A are obsolete and are no longer supplied.

## SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS

SDLS044A - DECEMBER 1983 - REVISED MARCH 2002



- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL. E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>0</sub>  $\approx$  50  $\Omega$ ; t<sub>r</sub> and t<sub>f</sub>  $\leq$  7 ns for Series
- 54/74 devices and  $t_r$  and  $t_f \le 2.5$  ns for Series 54S/74S devices.
- F. The outputs are measured one at a time with one input transition per measurement.





### SN54125, SN54126, SN54LS125A, SN54LS126A, SN74125, SN74126, SN74LS125A, SN74LS126A QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS SDLS044A – DECEMBER 1983 – REVISED MARCH 2002

The SN54125, SN54126, SN74125, SN74126, and SN54LS126A are obsolete and are no longer supplied.

PARAMETER MEASUREMENT INFORMATION SERIES 54LS/74LS DEVICES



C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

D. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL.

- E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
- F. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub>  $\approx$  50  $\Omega$ , t<sub>f</sub>  $\leq$  1.5 ns, t<sub>f</sub>  $\leq$  2.6 ns.
- G. The outputs are measured one at a time with one input transition per measurement.







### PACKAGING INFORMATION

| Orderable<br>part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking         |
|--------------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|----------------------|
| partitution              | (1)      | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (6)                  |
| JM38510/32301B2A         | Active   | Production    | LCCC (FK)   20 | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>32301B2A |
| JM38510/32301BCA         | Active   | Production    | CDIP (J)   14  | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>32301BCA |
| JM38510/32301BDA         | Active   | Production    | CFP (W)   14   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>32301BDA |
| SN54LS125AJ              | Active   | Production    | CDIP (J)   14  | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SN54LS125AJ          |
| SN74LS125AD              | Obsolete | Production    | SOIC (D)   14  | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | LS125A               |
| SN74LS125ADBR            | Active   | Production    | SSOP (DB)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | LS125A               |
| SN74LS125ADR             | Active   | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | LS125A               |
| SN74LS125AN              | Active   | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN74LS125AN          |
| SN74LS125ANSR            | Active   | Production    | SOP (NS)   14  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 74LS125A             |
| SN74LS126AD              | Obsolete | Production    | SOIC (D)   14  | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | LS126A               |
| SN74LS126ADR             | Active   | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | LS126A               |
| SN74LS126AN              | Active   | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN74LS126AN          |
| SN74LS126ANSR            | Active   | Production    | SOP (NS)   14  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 74LS126A             |
| SNJ54LS125AJ             | Active   | Production    | CDIP (J)   14  | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54LS125AJ         |
| SNJ54LS125AW             | Active   | Production    | CFP (W)   14   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54LS125AW         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

## PACKAGE OPTION ADDENDUM

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS125A, SN74LS125A :

• Catalog : SN74LS125A

Military : SN54LS125A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



TEXAS

STRUMENTS

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LS125ADBR               | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LS125ADBR               | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LS125ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LS125ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LS125ANSR               | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LS126ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LS126ANSR               | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

13-May-2025



|               | ) — — — — — — — — — — — — — — — — — — — |                 |      |      |             |            |             |
|---------------|-----------------------------------------|-----------------|------|------|-------------|------------|-------------|
| Device        | Package Type                            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LS125ADBR | SSOP                                    | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LS125ADBR | SSOP                                    | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LS125ADR  | SOIC                                    | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74LS125ADR  | SOIC                                    | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74LS125ANSR | SOP                                     | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LS126ADR  | SOIC                                    | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74LS126ANSR | SOP                                     | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

13-May-2025

### TUBE



## - B - Alignment groove width

| *All dimensions | are nominal |
|-----------------|-------------|
|-----------------|-------------|

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| JM38510/32301B2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| JM38510/32301BDA | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| M38510/32301B2A  | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| M38510/32301BDA  | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74LS125AN      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS125AN      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS126AN      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS126AN      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54LS125AW     | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |

# **D0014A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14



# **DB0014A**



# **PACKAGE OUTLINE**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



# DB0014A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0014A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# FK 20

### 8.89 x 8.89, 1.27 mm pitch

# **GENERIC PACKAGE VIEW**

## LCCC - 2.03 mm max height

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated