### SN5485, SN54LS85, SN54S85 SN7485, SN74LS85, SN74S85 4-BIT MAGNITUDE COMPARATORS SDLS123 – MARCH 1974 – REVISED MARCH 1988

| TYPE         | TYPICAL<br>POWER<br>DISSIPATION | TYPICAL<br>DELAY<br>(4-BIT WORDS) |
|--------------|---------------------------------|-----------------------------------|
| '85          | 275 mW                          | 23 ns                             |
| LS85         | 52 mW                           | 24 ns                             |
| <b>'</b> S85 | 365 mW                          | 11 ns                             |

#### description

These four-bit magnitude comparators perform comparison of straight binary and straight BCD (8-4-2-1) codes. Three fully decoded decisions about two 4-bit words (A, B) are made and are externally available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater length may be compared by connecting comparators in cascade. The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the corresponding A > B, A < B, and A = B inputs of the next stage handling more-significant bits. The stage handling the least-significant bits must have a high-level voltage applied to the A = B input. The cascading paths of the '85, 'LS85, and 'S85 are implemented with only a two-gate-level delay to reduce overall comparison times for long words. An alternate method of cascading which further reduces the comparison time is shown in the typical application data.





#### SN54LS85, SN54S85 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

|         | COMP    |         |         |       | CASCADING<br>INPUTS |       |       | OUTPUTS |       |
|---------|---------|---------|---------|-------|---------------------|-------|-------|---------|-------|
| A3, B3  | A2, 82  | A1, B1  | A0, B0  | A > B | A < B               | A = B | A > 8 | A < B   | A = 8 |
| A3 > B3 | x       | х       | X       | Х     | х                   | X     | н     | L       | Ĺ     |
| A3 < B3 | x       | х       | x       | х     | ×                   | ×     | L     | н       | L     |
| A3 = B3 | A2 > B2 | x       | ×       | x     | ×                   | ×     | н     | L       | L     |
| A3 = B3 | A2 < B2 | х       | x       | х     | x                   | x     | L     | н       | L     |
| A3 = B2 | A2 = B2 | A1 > B1 | x       | х     | x                   | ×     | н     | L       | L     |
| A3 = B3 | A2 = B2 | A1 < 81 | ×       | х     | x                   | ×     | L     | н       | L     |
| A2 = B3 | A2 = B2 | A1 = 81 | A0 > B0 | ×     | x                   | ×     | Ы     | L       | L     |
| A3 = B3 | A2 = B2 | A1 = B1 | A0 < 80 | x     | x                   | x     | L     | н       | L     |
| A3 = B3 | A2 = 82 | A1 = B1 | A0 = 80 | н     | ι                   | L     | н     | L       | L     |
| A3 = B3 | A2 = B2 | A1 = B1 | AO = BO | L     | н                   | L     | L     | н       | L     |
| A3 = B3 | A2 = B2 | A1 = B1 | AO = BO | x     | ×                   | н     | L     | L       | н     |
| A3 = B3 | A2 = B2 | A1 = B1 | AO = BO | н     | н                   | L     | L     | L       | L     |
| A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L     | L                   | L     | н     | Н       | L     |

#### FUNCTION TABLE

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

### SN5485, SN54LS85, SN54S85 SN7485, SN74LS85, SN74S85 **4-BIT MAGNITUDE COMPARATORS** SDLS123 – MARCH 1974 – REVISED MARCH 1988

#### logic diagrams (positive logic)



logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages.





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

|                                              | SN54'<br>SN54S' | SN54LS' | SN74'<br>SN74S' | SN74LS' | UNIT |
|----------------------------------------------|-----------------|---------|-----------------|---------|------|
| Supply voltage, V <sub>CC</sub> (see Note 1) | 7               | 7       | 7               | 7       | V    |
| Input voltage                                | 5.5             | 7       | 5.5             | 7       | V    |
| Interemitter voltage (see Note 2)            | 5.5             |         | 5.5             |         | V    |
| Operating free-air temperature range         | - 55            | to 125  | - 0             | to 70   | °C   |
| Storage temperature range                    | - 65            | to 150  | - 65            | to 150  | °C   |

NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple-emitter input transistor. This rating applies to each A input in conjunction with its respective B input of the '85 and 'S85.



## SN5485, SN54LS85, SN54S85 SN7485, SN74LS85, SN74S85 **4-BIT MAGNITUDE COMPARATORS**

SDLS123 - MARCH 1974 - REVISED MARCH 1988

#### recommended operating conditions

|                                    |     | SN5485 | 5    |      | SN7485 | 5    |      |
|------------------------------------|-----|--------|------|------|--------|------|------|
|                                    | MIN | NOM    | MAX  | MIN  | NOM    | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>    | 4.5 | 5      | 5.5  | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH     |     |        | -400 |      |        | -400 | μA   |
| Low-level output current, IOL      |     |        | 16   |      |        | 16   | mA   |
| Operating free-air temperature, TA | -55 |        | 125  | 0    |        | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER                    |                                        | TE                       | ST CONDIT  | IONS <sup>†</sup>                |        | MIN | түр‡ | MAX  | UNIT     |
|-----|------------------------------|----------------------------------------|--------------------------|------------|----------------------------------|--------|-----|------|------|----------|
| VIH | High-level input voltage     |                                        |                          |            |                                  |        | 2   |      |      | V        |
| VIL | Low-level input voltage      |                                        |                          |            |                                  |        | 0.8 | V    |      |          |
| VIK | Input clamp voltage          |                                        | V <sub>CC</sub> = MIN,   |            | l <sub>1</sub> = −1              | 2 mA   |     |      | -1.5 | V        |
| Vou | High-level output voltage    | ······································ | V <sub>CC</sub> = MIN,   |            | V <sub>IH</sub> = 2              | 2 V,   | 2.4 | 3.4  |      | v        |
| Vон |                              |                                        | V <sub>IL</sub> = 0.8 V, |            | 1 <sub>OH</sub> = <b>-400</b> μA |        | 2.4 | 5.4  |      | ľ        |
| VOL | Low-level output voltage     |                                        | V <sub>CC</sub> = MIN,   |            | VIH = 2                          | 2V,    |     | 0.2  | 0,4  | v        |
| VOL | Low-level output voltage     |                                        | V <sub>IL</sub> = 0.8 V, |            | IOL = 1                          | 6 mA   |     | 0.2  | 0.4  | ľ.       |
| 4   | Input current at maximum in  | put voltage                            | V <sub>CC</sub> = MAX,   |            | V <sub>I</sub> = 5.              | 5 V    |     |      | 1    | mA       |
| Чн  | High-level input current     | A < B, A > B inputs                    | V <sub>CC</sub> = MAX,   |            | Vi = 2.4                         | 4.V    |     |      | 40   | μА       |
| 'IH | righ-level input current     | all other inputs                       |                          |            | vi - 2                           | + V    |     |      | 120  | <u> </u> |
| 1   | Low-level input current      | A < B, A > B inputs                    | Vcc = MAX,               |            | VI = 0.4                         | 1.1/   |     |      | -1.6 | mA       |
| μL  | Cowlevel input current       | all other inputs                       |                          |            | vi - 0                           | + V    |     |      | -4.8 |          |
| 100 | Short-circuit output current | 5                                      | V MAAY                   |            |                                  | SN5485 | -20 |      | -55  |          |
| los | Shore-chean output currents  |                                        | V <sub>CC</sub> = MAX,   | v0-0       |                                  | SN7485 | -18 |      | -55  | mA       |
| 1CC | Supply current               |                                        | V <sub>CC</sub> = MAX,   | See Note 4 |                                  |        |     | 55   | 88   | mA       |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

§Not more than one output should be shorted at a time.

NOTE 4:  $I_{CC}$  is measured with outputs open, A = B grounded, and all other inputs at 4.5 V.

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER <sup>¶</sup> | FROM<br>INPUT         | TO<br>OUTPUT   | NUMBER OF<br>GATE LEVELS | TEST CONDITIONS                       | MIN TYP | MAX | UNIT |
|------------------------|-----------------------|----------------|--------------------------|---------------------------------------|---------|-----|------|
|                        |                       |                | 1                        |                                       | 7       |     |      |
|                        |                       | A < B, $A > B$ | < B, A > B 2             |                                       | 12      |     | ]    |
| <sup>t</sup> PLH       | Any A or B data input | l l            | 3                        |                                       | 17      | 26  | ns   |
|                        |                       | A = B          | 4                        |                                       | 23      | 35  |      |
|                        |                       |                | 1                        | ]                                     | 11      |     |      |
|                        |                       | A < B, $A > B$ | 2                        | 0 155                                 | 15      |     | ns   |
| <sup>t</sup> PHL       | Any A or B data input |                | 3                        | С <sub>L</sub> = 15 рF,               | 20      | 30  |      |
|                        |                       | A = B          | 4                        | $R_{L} = 400 \ \Omega,$<br>See Note 5 | 20      | 30  | ]    |
| <sup>t</sup> PLH       | A < B or A = B        | A > B          | 1                        | Jee Note J                            | 7       | 11  | ns   |
| <sup>t</sup> PHL       | A < B or A = B        | A > B          | 1                        |                                       | 11      | 17  | ns   |
| <sup>t</sup> PLH       | A = 8                 | A = B          | 2                        |                                       | 13      | 20  | ns   |
| <sup>t</sup> PHL       | A = B                 | A = B          | 2                        |                                       | 11      | 17  | ns   |
| tPLH                   | A > B or A = B        | A < B          | 1                        |                                       |         | 11  | ns   |
| <sup>t</sup> PHL       | A > B  or  A = B      | A < B          | 1                        | 1                                     | 11      | 17  | пѕ   |

\$ tpLH = propagation delay time, low-to-high-level output

tpHL = propagation delay time, high-to-low-level output

NOTE 5: Load circuits and voltage waveforms are shown in Section 1.



## SN5485, SN54LS85, SN54S85 SN7485, SN74LS85, SN74S85 **4-BIT MAGNITUDE COMPARATORS**

SDLS123 - MARCH 1974 - REVISED MARCH 1988

#### recommended operating conditions

|                                    | S   | N54LS | 35   | S    | N74LS | 35   | UNIT |
|------------------------------------|-----|-------|------|------|-------|------|------|
|                                    | MIN | NOM   | MAX  | MIN  | NOM   | MAX  |      |
| Supply voltage, VCC                | 4.5 | 5     | 5.5  | 4.75 | 5     | 5.25 | V    |
| High-level output current, IOH     |     |       | -400 |      |       | -400 | μA   |
| Low-level output current, IOL      |     |       | 4    |      |       | 8    | mA   |
| Operating free-air temperature, TA | -55 |       | 125  | 0    |       | 70   | °C   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     |                             |                     |                                                                 | t                                                   | S   | N54LS8           | 15   | S   | N74LS8 | 5    |      |
|-----|-----------------------------|---------------------|-----------------------------------------------------------------|-----------------------------------------------------|-----|------------------|------|-----|--------|------|------|
|     | PARAM                       | NETER               | TEST CON                                                        | DITIONST                                            | MIN | TYP <sup>‡</sup> | MAX  | MIN | түр‡   | MAX  | UNIT |
| VIH | High-level input            | voltage             |                                                                 |                                                     | 2   |                  |      | 2   |        |      | V    |
| VIL | Low-level input             |                     |                                                                 |                                                     |     |                  | 0.7  |     |        | 0.7  | V    |
| VIK | Input clamp volt            | tage                | V <sub>CC</sub> = MIN,                                          | lj = -18 mA                                         |     |                  | -1.5 |     |        | -1.5 | V    |
| VOH | High-level outpu            | it voltage          |                                                                 | V <sub>1H</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.5 | 3.4              |      | 2.7 | 3.4    |      | v    |
|     |                             |                     | V <sub>CC</sub> = MIN,                                          | IOL = 4 mA                                          |     | 0.25             | 0.4  |     | 0.25   | 0.4  | v    |
| VOL | Low-level outpu             | t voltage           | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max | 10L = 8 mA                                          |     |                  |      |     | 0.35   | 0.5  | Ľ    |
|     | Input current               | A < B, A > B inputs |                                                                 |                                                     |     |                  | 0.1  |     |        | 0.1  | mA   |
| 4   | at maximum<br>input voltage | all other inputs    | V <sub>CC</sub> ≖ MAX,                                          | V <sub>1</sub> = 7 V                                |     |                  | 0.3  |     |        | 0.3  |      |
|     | High-level                  | A < B, A > B inputs |                                                                 | N - 2 7 M                                           |     |                  | 20   |     |        | 20   | μΑ   |
| ЧΗ  | input current               | all other inputs    | V <sub>CC</sub> = MAX,                                          | V <sub>I</sub> = 2.7 V                              |     |                  | 60   |     |        | 60   |      |
|     | Low-level                   | A < B, A > B inputs |                                                                 | V - 0 4 V                                           |     |                  | -0.4 |     |        | -0.4 | mA   |
| ЧL  | input current               | all other inputs    | V <sub>CC</sub> = MAX,                                          | V <sub>1</sub> = 0.4 V                              |     |                  | -1.2 |     |        | -1.2 |      |
| los | Short-circuit ou            | tput current §      | V <sub>CC</sub> = MAX                                           |                                                     | -20 |                  | -100 | -20 |        | -100 | mA   |
| 1cc | Supply current              |                     | V <sub>CC</sub> = MAX,                                          | See Note 4                                          |     | 10.4             | 20   |     | 10.4   | 20   | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ . §Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 4:  $I_{CC}$  is measured with outputs open, A = B grounded, and all other inputs at 4.5 V.

### switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

| DADAMETED!       | FROM                  | то           | NUMBER OF   | TEST CONDITIONS        | MIN                                    | ТҮР | MAX | UNIT |
|------------------|-----------------------|--------------|-------------|------------------------|----------------------------------------|-----|-----|------|
| PARAMETER¶       | INPUT                 | OUTPUT       | GATE LEVELS | TEST CONDITIONS        |                                        |     |     |      |
|                  |                       |              | 1           |                        |                                        | 14  |     | 1    |
|                  |                       | A < B, A > B | 2           |                        |                                        | 19  |     | ns   |
| <sup>t</sup> PLH | Any A or B data input |              | 3           |                        |                                        | 24  | 36  |      |
|                  |                       | A = B        | 4           |                        |                                        | 27  | 45  |      |
|                  |                       |              | 1           |                        | 11<br>15<br>20<br>23<br>14             |     | ]   |      |
|                  |                       | A < B, A > B | 2           |                        |                                        |     | ns  |      |
| <sup>t</sup> PHL | Any A or B data input |              | 3           | $C_L = 15  \text{pF},$ |                                        | 30  |     |      |
|                  |                       | A = B        | 4           | $R_L = 2 k \Omega,$    |                                        | 45  |     |      |
| tPLH             | A < B or A = B        | A > B        | 1           | See Note 5             |                                        | 14  | 22  | ns   |
| <sup>t</sup> PHL | A < B or A = B        | A > B        | 1           | 1                      |                                        | 11  | 17  | ns   |
| TPLH             | A = B                 | A = B        | 2           |                        | 24<br>27<br>11<br>15<br>20<br>23<br>14 | 13  | 20  | ns   |
| <sup>t</sup> PHL | A = B                 | A = B        | 2           |                        |                                        | 13  | 26  | ns   |
| tPLH             | A > B or A = B        | A < B        | 1           | 1                      |                                        | 22  | ns  |      |
| <sup>t</sup> PHL | A > B or A = B        | A < B        | 1           | 1                      |                                        | 17  | ns  |      |

 $\P_{tPLH}$  = propagation delay time, low-to-high-level output

tpHL = propagation delay time, high-to-low-level output

NOTE 5: Load circuits and voltage waveforms are shown in Section 1.



## SN5485, SN54LS85, SN54S85 SN7485, SN74LS85, SN74S85 4-BIT MAGNITUDE COMPARATORS

SDLS123 - MARCH 1974 - REVISED MARCH 1988

#### recommended operating conditions

|                                    |     | SN54S8 | 5   |      | SN74S8 | 5    | UNIT |
|------------------------------------|-----|--------|-----|------|--------|------|------|
|                                    | MIN | NOM    | MAX | MIN  | NOM    | MAX  | UNII |
| Supply voltage, V <sub>CC</sub>    | 4.5 | 5      | 5.5 | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH     |     |        | -1  |      |        | -1   | mA   |
| Low-level output current, IOL      |     |        | 20  |      |        | 20   | mA   |
| Operating free-air temperature, TA | -55 |        | 125 | 0    |        | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETE                              | R                   | TES                                  | TCONDITIONS             | t.       | MIN | түр‡ | MAX  | UNIT    |
|-----|---------------------------------------|---------------------|--------------------------------------|-------------------------|----------|-----|------|------|---------|
| VIH | High-level input voltage              |                     |                                      |                         |          | 2   |      |      | V       |
| VIL | Low-level input voltage               |                     |                                      |                         |          |     |      | 0.8  | V       |
| VIK | Input clamp voltage                   |                     | V <sub>CC</sub> = MIN,               | l1 = -18 mA             |          |     |      | -1.2 | V       |
|     |                                       |                     | V <sub>CC</sub> = MIN,               | VIH = 2 V,              | SN54S85  | 2.5 | 3.4  |      | v       |
| VOH | High-level output voltage             |                     | V <sub>IL</sub> = 0.8 V,             | <sup>I</sup> OH = -1 mA | SN74S85  | 2.7 | 3.4  |      | v       |
|     |                                       |                     | V <sub>CC</sub> = MIN,               | VIH = 2 V,              |          |     |      | 0.5  | v       |
| VOL | Low-level output voltage              |                     | V <sub>IL</sub> = 0.8 V,             | 1 <sub>OL</sub> = 20 mA |          |     |      | 0.5  |         |
| 1   | Input current at maximum inp          | ut voltage          | VCC = MAX,                           | V <sub>1</sub> = 5.5 V  |          |     |      | 1    | mA      |
|     |                                       | A < B, A > B inputs | Vcc = MAX                            | $\lambda = 27 \lambda$  |          |     |      | 50   | μА      |
| ΗH  | High-level input current              | all other inputs    |                                      | vi - 2.7 v              |          |     |      | 150  | , march |
|     | • • • • • • • • • • • • • • • • • • • | A < B, A > B inputs | Vcc = MAX,                           | $V_{c} = 0.5 V$         |          |     |      | -2   | mA      |
| 41  | Low-level input current               | all other inputs    | VCC - MAA,                           | vi - 0.5 v              |          |     |      | 6    |         |
| los | Short-circuit output current §        |                     | V <sub>CC</sub> = MAX                |                         |          | -40 |      | -100 | mA      |
|     |                                       |                     | V <sub>CC</sub> = MAX,               | See Note 4              |          |     | 73   | 115  |         |
| ICC | Supply current                        |                     | V <sub>CC</sub> = MAX,<br>See Note 4 | T <sub>A</sub> = 125°C, | SN54S85W |     |      | 110  | mA      |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>‡</sup>All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

SNot more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 4:  $I_{CC}$  is measured with outputs open, A = B grounded, and all other inputs at 4.5 V.

### switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

| PARAMETER¶       | FROM<br>INPUT         | TO<br>OUTPUT | NUMBER OF<br>GATE LEVELS | TEST CONDITIONS           | MIN TYP                   | MAX  | UNIT |
|------------------|-----------------------|--------------|--------------------------|---------------------------|---------------------------|------|------|
|                  |                       |              | 1                        |                           | 5                         |      |      |
|                  |                       | A < B, A > B | 2                        |                           | 7.5                       |      | ns   |
| <sup>t</sup> PLH | Any A or B data input |              | 3                        |                           | 10.5                      | 16   | ] "` |
|                  |                       | A = B        | 4                        |                           | 12                        | 18   |      |
|                  |                       |              | 1                        |                           | 5.5                       |      |      |
|                  |                       | A < B, A > B | 2                        | 0 15 . 5                  | 7                         |      | ns   |
| <sup>t</sup> PHL | Any A or B data input |              | 3                        | С <sub>L</sub> = 15 рF,   | 11                        | 16.5 | 113  |
|                  |                       | A = B        | 4                        | RL = 280 Ω,<br>See Note 5 |                           | 16.5 |      |
| <sup>t</sup> PLH | A < B or A = B        | A > B        | 1                        | See Note 5                | 5                         | 7.5  | ns   |
| tPHL             | A < B or A = B        | A > B        | 1                        |                           | 5.5                       | 8.5  | ns   |
| <sup>t</sup> PLH | A = B                 | A = B        | 2                        |                           | 7                         | 10.5 | ns   |
| <sup>t</sup> PHL | A = 8                 | A = B        | 2                        |                           | 5                         | 7.5  | ns   |
| tPLH             | A > B or A = B        | A < 8        | 1                        | 1                         | 11<br>11<br>5<br>5.5<br>7 | 7.5  | ns   |
| tPHL             | A > B  or  A = B      | A < B        | 1                        | 1                         | 5.5                       | 8.5  | ns   |

¶tpLH = propagation delay time, low-to-high-level output

tpHL = propagation delay time, high-to-low-level output

NOTE 5: Load circuits and voltage waveforms are shown in Section 1.



### TYPICAL APPLICATION DATA

INPUTS

A23

**B22** 

A22

B21

A21

(MSB) B23

**B**3

A3

82

A2

81

**A1** 

A < 8

A = 8

NC



This application demonstrates how these magnitude comparators can be cascaded to compare longer words. The example illustrated shows the comparison of two 24-bit words; however, the design is expandable to n-bits. As an example, one comparator can be used with five of the 24-bit comparators illustrated to expand the word length to 120-bits. Typical comparison times for various word lengths using the '85, 'LS85, or 'S85 are:







## PACKAGING INFORMATION

| Orderable<br>part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                    |
|--------------------------|---------------|-------------------|----------------|-----------------------|--------------------|--------------------------------------|-----------------------------------|--------------|----------------------------------------|
| 5962-9754701Q2A          | Active        | Production        | LCCC (FK)   20 | 55   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-<br>9754701Q2A<br>SNJ54LS<br>85FK |
| 5962-9754701QEA          | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9754701QE<br>A<br>SNJ54LS85J      |
| 5962-9754701QFA          | Active        | Production        | CFP (W)   16   | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9754701QF<br>A<br>SNJ54LS85W      |
| JM38510/08201BEA         | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>08201BEA                   |
| JM38510/31101B2A         | Active        | Production        | LCCC (FK)   20 | 55   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>31101B2A                   |
| JM38510/31101BEA         | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>31101BEA                   |
| JM38510/31101BFA         | Active        | Production        | CFP (W)   16   | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>31101BFA                   |
| SN54LS85J                | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54LS85J                              |
| SN54S85J                 | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54S85J                               |
| SN74LS85D                | Obsolete      | Production        | SOIC (D)   16  | -                     | -                  | Call TI                              | Call TI                           | 0 to 70      | LS85                                   |
| SN74LS85DR               | Active        | Production        | SOIC (D)   16  | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | LS85                                   |
| SN74LS85N                | Active        | Production        | PDIP (N)   16  | 25   TUBE             | Yes                | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS85N                              |
| SN74LS85NSR              | Active        | Production        | SOP (NS)   16  | 2000   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 74LS85                                 |
| SN74S85D                 | Active        | Production        | SOIC (D)   16  | 40   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | S85                                    |
| SN74S85N                 | Active        | Production        | PDIP (N)   16  | 25   TUBE             | Yes                | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74S85N                               |
| SNJ54LS85FK              | Active        | Production        | LCCC (FK)   20 | 55   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-<br>9754701Q2A<br>SNJ54LS<br>85FK |
| SNJ54LS85J               | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9754701QE<br>A<br>SNJ54LS85J      |



| Orderable<br>part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)               |
|--------------------------|---------------|-------------------|----------------|-----------------------|--------------------|--------------------------------------|-----------------------------------|--------------|-----------------------------------|
| SNJ54LS85W               | Active        | Production        | CFP (W)   16   | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9754701QF<br>A<br>SNJ54LS85W |
| SNJ54S85FK               | Active        | Production        | LCCC (FK)   20 | 55   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54S<br>85FK                    |
| SNJ54S85J                | Active        | Production        | CDIP (J)   16  | 25   TUBE             | No                 | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54S85J                         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN54LS85, SN54S85, SN74LS85, SN74S85 :



• Catalog : SN74LS85, SN74S85

• Military : SN54LS85, SN54S85

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | l               |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LS85DR                 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LS85NSR                | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

7-Dec-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS85DR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LS85NSR | SOP          | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

7-Dec-2024

## TUBE



## - B - Alignment groove width

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9754701Q2A  | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-9754701QFA  | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| JM38510/31101B2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| JM38510/31101BFA | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| M38510/31101B2A  | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| M38510/31101BFA  | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74LS85N        | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS85N        | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74S85D         | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN74S85N         | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74S85N         | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54LS85FK      | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54LS85W       | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SNJ54S85FK       | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP2-F16



# FK 20

## 8.89 x 8.89, 1.27 mm pitch

# **GENERIC PACKAGE VIEW**

## LCCC - 2.03 mm max height

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **NS0016A**



## **PACKAGE OUTLINE**

SOP - 2.00 mm max height

SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



# NS0016A

# **EXAMPLE BOARD LAYOUT**

## SOP - 2.00 mm max height

SOP



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# NS0016A

# **EXAMPLE STENCIL DESIGN**

## SOP - 2.00 mm max height

SOP



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated