











TLC59208F

SCLS715A - MARCH 2009-REVISED NOVEMBER 2015

## TLC59208F 8-Bit Fm+ I<sup>2</sup>C Bus LED Driver

#### **Features**

- Eight LED Drivers (Each Output Programmable at OFF, ON, Programmable LED Brightness, Programmable Group Dimming/Blinking Mixed With Individual LED Brightness)
- Eight Open-Drain Output Channels
- 256-Step (8-Bit) Linear Programmable Brightness Per LED Output Varying From Fully Off (Default) to Maximum Brightness Using a 97-kHz PWM Signal
- 256-Step Group Brightness Control Allows General Dimming [Using a 190-Hz PWM Signal From Fully Off to Maximum Brightness (Default)]
- 256-Step Group Blinking With Frequency Programmable From 24 Hz to 10.73 s and Duty Cycle From 0% to 99.6%
- 64 Programmable Slave Addresses Using Three Hardware Address Pins
- Four Software Programmable I<sup>2</sup>C Bus Addresses (One LED Group Call Address and Three LED Sub Call Addresses) Allow Groups of Devices to be Simultaneously Addressed Any Combination (For Example, One Register Used for 'All Call' so That All the TLC59208Fs on the I<sup>2</sup>C Bus Can be Simultaneously Addressed and the Second Register Used for Three Different Addresses so That One Third of All Devices on the Bus Can be Simultaneously Addressed)
- Software Enable and Disable for I<sup>2</sup>C Bus Address
- Software Reset Feature (SWRST Call) Allows the Device to be Reset Through the I<sup>2</sup>C Bus
- Up to 14 Possible Hardware Adjustable Individual I<sup>2</sup>C Bus Addresses Per Device so That Each Device Can be Programmed
- Up to 64 Possible Hardware Adjustable Individual I<sup>2</sup>C Bus Addresses Per Device so That Each Device Can be Programmed Individually
- Output State Change Programmable on the Acknowledge or the STOP Command to Update Outputs Byte-by-Byte or All at the Same Time (Default to Change on STOP)
- Maximum Output Current: 50 mA
- Maximum Output Voltage: 17 V
- 25-MHz Internal Oscillator Requires no External Components
- 1-MHz Fast-Mode Plus (FM+) Compatible I<sup>2</sup>C Bus Interface With 30-mA High Drive Capability on SDA Output for Driving High Capacitive Buses
- Internal Power-On Reset

- Noise Filter on SCL/SDA Inputs
- No Glitch on Power Up
- Active-Low Reset (RESET)
- Supports Hot Insertion
- Low Standby Current
- 3.3-V or 5-V Supply Voltage
- 5.5-V Tolerant Inputs
- Packages Offered: 16-Pin Thin Shrink Small-Outline Package [TSSOP (PW)], 16-Pin Quad Flatpack No Lead [QFN (RGY)]
- -40°C to 85°C Operation

## 2 Applications

- Gaming
- Small Signage
- Industrial Equipment

## 3 Description

The TLC59208F is an I<sup>2</sup>C bus controlled 8-bit LED driver optimized for red/green/blue/amber (RGBA) color mixing applications. Each LED output has its own 8-bit resolution (256 steps) fixed frequency individual PWM controller that operates at 97 kHz with a duty cycle that is adjustable from 0% to 99.6% to allow the LED to be set to a specific brightness value.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TLC59208F   | TSSOP (16) | 5.00 mm × 4.40 mm |  |  |
| 1LC59206F   | VQFN (16)  | 4.00 mm × 3.50 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Application Schematic





## **Table of Contents**

| 1 | Features 1                                                      |    | 9.3 Feature Description              | !  |
|---|-----------------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                                  |    | 9.4 Device Functional Modes          | 1º |
| 3 | Description 1                                                   |    | 9.5 Programming                      | 1º |
| 4 | Revision History2                                               |    | 9.6 Register Maps                    | 20 |
| 5 | Description (continued)3                                        | 10 | Application and Implementation       |    |
| 6 | Pin Configuration and Functions3                                |    | 10.1 Application Information         | 2  |
| 7 | Specifications4                                                 |    | 10.2 Typical Application             | 2  |
| • | 7.1 Absolute Maximum Ratings                                    | 11 | Power Supply Recommendations         | 20 |
|   | 7.2 ESD Ratings                                                 | 12 | Layout                               | 2  |
|   | 7.3 Recommended Operating Conditions                            |    | 12.1 Layout Guidelines               |    |
|   | 7.4 Thermal Information                                         |    | 12.2 Layout Example                  |    |
|   | 7.5 Electrical Characteristics                                  | 13 | Device and Documentation Support     | 29 |
|   | 7.6 I <sup>2</sup> C Interface Timing Requirements              |    | 13.1 Trademarks                      |    |
|   | 7.7 Typical Characteristics                                     |    | 13.2 Community Resources             | 2  |
| 8 | Parameter Measurement Information                               |    | 13.3 Electrostatic Discharge Caution | 2  |
| - |                                                                 |    | 13.4 Glossary                        |    |
| 9 | Detailed Description         9           9.1 Overview         9 | 14 | Mechanical, Packaging, and Orderable | 29 |
|   | 9.2 Functional Block Diagram 9                                  |    |                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (March 2009) to Revision A

**Page** 



## 5 Description (continued)

An additional 8-bit resolution (256 steps) group PWM controller has both a fixed frequency of 190 Hz and an adjustable frequency between 24 Hz to once every 10.73 seconds with a duty cycle that is adjustable from 0% to 99.6% that is used to either dim or blink all LEDs with the same value.

Each LED output can be off, on (no PWM control), set at its individual PWM controller value or at both individual and group PWM controller values. The TLC59208F operates with a supply voltage range of 3 V to 5.5 V and the outputs are 17 V tolerant. LEDs can be directly connected to the TLC59208F device outputs.

Software programmable LED Group and three Sub Call I<sup>2</sup>C bus addresses allow all or defined groups of TLC59208F devices to respond to a common I<sup>2</sup>C bus address, allowing for example, all the same color LEDs to be turned on or off at the same time or marquee chasing effect, thus minimizing I2C bus commands.

Three hardware address pins allow up to 64 devices on the same bus.

The software reset (SWRST) Call allows the master to perform a reset of the TLC59208F through the I<sup>2</sup>C bus. identical to the power-on reset (POR) that initializes the registers to their default state causing the outputs to be set high (LED off). This allows an easy and quick way to reconfigure all device registers to the same condition.

## 6 Pin Configuration and Functions





**Pin Functions** 

| PIN   |     | I/O <sup>(1)</sup> | DESCRIPTION                             |  |  |  |  |
|-------|-----|--------------------|-----------------------------------------|--|--|--|--|
| NAME  | NO. | 1,0(1)             | DESCRIPTION                             |  |  |  |  |
| A0    | 1   | 1                  | Address input 0                         |  |  |  |  |
| A1    | 2   | 1                  | Address input 1                         |  |  |  |  |
| A2    | 3   | 1                  | Address input 2                         |  |  |  |  |
| GND   | 8   | _                  | Ground                                  |  |  |  |  |
| OUT0  | 4   |                    |                                         |  |  |  |  |
| OUT1  | 5   |                    |                                         |  |  |  |  |
| OUT2  | 6   |                    |                                         |  |  |  |  |
| OUT3  | 7   | 0                  | Ones drain cutaut 0 to 7 LED ON at law  |  |  |  |  |
| OUT4  | 9   |                    | Open-drain output 0 to 7, LED ON at low |  |  |  |  |
| OUT5  | 10  |                    |                                         |  |  |  |  |
| OUT6  | 11  |                    |                                         |  |  |  |  |
| OUT7  | 12  |                    |                                         |  |  |  |  |
| RESET | 13  | 1                  | Active-low reset input                  |  |  |  |  |
| SCL   | 14  | I                  | Serial clock input                      |  |  |  |  |

Product Folder Links: TLC59208F

(1) I = input, O = output

Submit Documentation Feedback



#### Pin Functions (continued)

| PIN             |     | I/O <sup>(1)</sup> | DESCRIPTION              |  |  |  |
|-----------------|-----|--------------------|--------------------------|--|--|--|
| NAME            | NO. | 1/0(1)             | DESCRIPTION              |  |  |  |
| SDA             | 15  | I/O                | Serial data input/output |  |  |  |
| V <sub>CC</sub> | 16  | _                  | Power supply             |  |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                      |                           | MIN  | MAX  | UNIT |  |
|------------------|------------------------------------------------------|---------------------------|------|------|------|--|
| V <sub>CC</sub>  | Supply voltage                                       |                           | 0    | 7    | V    |  |
| VI               | Input voltage                                        |                           | -0.4 | 7    | V    |  |
| Vo               | Output voltage                                       |                           | -0.5 | 20   | V    |  |
| Io               | Continuous output current                            |                           | 50   | mA   |      |  |
| 0                | Deal and the model from a day or                     | PW package <sup>(2)</sup> |      | 108  | 0000 |  |
| $\theta_{JA}$    | Package thermal impedance                            | RGY package (3)           |      | 39   | °C/W |  |
| Б                | Parata Discination T 05 00 JEON 54 7                 | PW package                |      | 0.90 | 14/  |  |
| P <sub>D</sub>   | Power Dissipation, T <sub>A</sub> = 25 °C, JESD 51-7 | RGY package               |      | 2.08 | W    |  |
| TJ               | Junction temperature                                 | •                         | -40  | 150  | °C   |  |
| T <sub>stg</sub> | Storage temperature                                  |                           | -55  | 150  | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Submit Documentation Feedback

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-5.



## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                |                             |                         | MIN                 | MAX                   | UNIT |
|-----------------|--------------------------------|-----------------------------|-------------------------|---------------------|-----------------------|------|
| $V_{CC}$        | Supply voltage                 |                             |                         | 3                   | 5.5                   | V    |
| $V_{IH}$        | High-level input voltage       | SCL, SDA, RESET, A0, A1, A2 |                         | $0.7 \times V_{CC}$ | 5.5                   | V    |
| V <sub>IL</sub> | Low-level input voltage        | SCL, SDA, RESET, A0, A1, A2 |                         | 0                   | 0.3 × V <sub>CC</sub> | V    |
| Vo              | Output voltage                 | OUT0 to OUT7                |                         |                     | 17                    | V    |
|                 | Laurelaurelaurentaumant        | CDA                         | V <sub>CC</sub> = 3 V   |                     | 20                    | ^    |
| I <sub>OL</sub> | Low-level output current       | SDA                         | V <sub>CC</sub> = 4.5 V |                     | 30                    | mA   |
| Io              | Output current                 | OUT0 to OUT7                |                         |                     | 50                    | mA   |
| T <sub>A</sub>  | Operating free-air temperature |                             |                         | -40                 | 85                    | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation.

#### 7.4 Thermal Information

|                 |                                        | TLC5       | 9208F      |      |
|-----------------|----------------------------------------|------------|------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | PW (TSSOP) | RGY (VQFN) | UNIT |
|                 |                                        | 16 PINS    | 16 PINS    |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 108        | 39         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

 $V_{CC} = 3 \text{ V to } 5.5 \text{ V}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$  (unless otherwise noted)

|                                          | PARAMETER                    |                                    | TEST CONDITIONS                                                             | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------------------------------|------------------------------|------------------------------------|-----------------------------------------------------------------------------|-----|--------------------|------|------|
| l <sub>l</sub>                           | Input/output leakage current | SCL, SDA, A0,<br>A1, A2,<br>RESET  | V <sub>I</sub> = V <sub>CC</sub> or GND                                     |     |                    | ±0.3 | μΑ   |
|                                          | Output leakage<br>current    | OUT0 to OUT7                       | V <sub>O</sub> = 17 V, T <sub>J</sub> = 25°C                                |     |                    | 0.5  | μΑ   |
| $V_{POR}$                                | Power-on reset voltage       | е                                  |                                                                             |     | 2.5                |      | V    |
|                                          | Low-level output             | SDA                                | $V_{CC} = 3 \text{ V}, V_{OL} = 0.4 \text{ V}$                              | 20  |                    |      | mA   |
| I <sub>OL</sub>                          | current                      | SDA                                | $V_{CC} = 4.5 \text{ V}, V_{OL} = 0.4 \text{ V}$                            | 30  |                    |      | ША   |
| V <sub>OL</sub> Low-level output voltage |                              | OUT0 to OUT7                       | $V_{CC} = 3 \text{ V}, I_{OL} = 50 \text{ mA}$                              |     | 108                | 185  | mV   |
|                                          |                              | 0010100017                         | $V_{CC} = 4.5 \text{ V}, I_{OL} = 50 \text{ mA}$                            |     | 90                 | 165  | IIIV |
| r                                        | ON-state resistance          | OUT0 to OUT7                       | $V_{CC} = 3 \text{ V}, I_{OL} = 50 \text{ mA}$                              |     | 2                  | 3.75 | Ω    |
| r <sub>ON</sub>                          | ON-State resistance          | 0010100017                         | $V_{CC} = 4.5 \text{ V}, I_{OL} = 50 \text{ mA}$                            |     | 1.8                | 3.3  | 12   |
| $T_{SD}$                                 | Thermal shutdown ten         | nperature <sup>(2)</sup>           |                                                                             | 150 | 175                | 200  | °C   |
| $T_{HYS}$                                | Restart hysteresis           |                                    |                                                                             |     | 15                 |      | °C   |
| C <sub>i</sub>                           | Input capacitance            | SCL <u>, A0, A</u> 1,<br>A2, RESET | V <sub>I</sub> = V <sub>CC</sub> or GND                                     |     | 6                  |      | pF   |
| C <sub>io</sub>                          | Input/output capacitance     | SDA                                | V <sub>I</sub> = V <sub>CC</sub> or GND                                     |     | 8                  |      | pF   |
|                                          | 0                            |                                    | $V_{CC} = 3.3 \text{ V}, \overline{OUT0} \text{ to } \overline{OUT7} = OFF$ |     |                    | 5    | mA   |
| I <sub>CC</sub>                          | Supply current               |                                    | $V_{CC} = 5.5 \text{ V}, \overline{OUT0} \text{ to } \overline{OUT7} = OFF$ |     |                    | 8    | IIIA |

All typical values are at  $T_J = 25$ °C. Specified by design, not production tested.



## 7.6 I<sup>2</sup>C Interface Timing Requirements

 $T_{\Lambda} = -40^{\circ}\text{C}$  to 85°C

|                        |                                                                                  | STANDARD-MODE<br>I <sup>2</sup> C BUS |      | FAST-MODE<br>I <sup>2</sup> C BUS   |     | FAST-MODE PLUS<br>I <sup>2</sup> C BUS |      | UNIT |
|------------------------|----------------------------------------------------------------------------------|---------------------------------------|------|-------------------------------------|-----|----------------------------------------|------|------|
|                        |                                                                                  | MIN                                   | MAX  | MIN                                 | MAX | MIN                                    | MAX  |      |
| I <sup>2</sup> C INTER | RFACE                                                                            |                                       |      |                                     |     |                                        |      |      |
| f <sub>SCL</sub>       | SCL clock frequency                                                              | 0                                     | 100  | 0                                   | 400 | 0                                      | 1000 | kHz  |
| t <sub>BUF</sub>       | I <sup>2</sup> C bus free time between stop and start                            | 4.7                                   |      | 1.3                                 |     | 0.5                                    |      | μs   |
| t <sub>HD;STA</sub>    | Hold time (repeated) Start condition                                             | 4                                     |      | 0.6                                 |     | 0.26                                   |      | μs   |
| t <sub>SU;STA</sub>    | Set-up time for a repeated Start condition                                       | 4.7                                   |      | 0.6                                 |     | 0.26                                   |      | μs   |
| t <sub>SU;STO</sub>    | Set-up time for Stop condition                                                   | 4                                     |      | 0.6                                 |     | 0.26                                   |      | μs   |
| t <sub>HD;DAT</sub>    | Data hold time                                                                   | 0                                     |      | 0                                   |     | 0                                      |      | ns   |
| t <sub>VD;ACK</sub>    | Data valid acknowledge time <sup>(1)</sup>                                       | 0.3                                   | 3.45 | 0.1                                 | 0.9 | 0.05                                   | 0.45 | μs   |
| t <sub>VD;DAT</sub>    | Data valid time (2)                                                              | 0.3                                   | 3.45 | 0.1                                 | 0.9 | 0.05                                   | 0.45 | μs   |
| t <sub>SU;DAT</sub>    | Data set-up time                                                                 | 250                                   |      | 100                                 |     | 50                                     |      | ns   |
| $t_{LOW}$              | Low period of the SCL clock                                                      | 4.7                                   |      | 1.3                                 |     | 0.5                                    |      | μs   |
| t <sub>HIGH</sub>      | High period of the SCL clock                                                     | 4                                     |      | 0.6                                 |     | 0.26                                   |      | μs   |
| t <sub>f</sub>         | Fall time of both SDA and SCL signals (3) (4)                                    |                                       | 300  | 20+0.1C <sub>b</sub> <sup>(5)</sup> | 300 |                                        | 120  | ns   |
| t <sub>r</sub>         | Rise time of both SDA and SCL signals                                            |                                       | 1000 | 20+0.1C <sub>b</sub> <sup>(5)</sup> | 300 |                                        | 120  | ns   |
| t <sub>SP</sub>        | Pulse width of spikes that must be suppressed by the input filter <sup>(6)</sup> |                                       | 50   |                                     | 50  |                                        | 50   | ns   |
| RESET                  |                                                                                  | •                                     |      |                                     | *   |                                        |      |      |
| t <sub>W</sub>         | Reset pulse width                                                                | 10                                    |      | 10                                  |     | 10                                     |      | ns   |
| t <sub>REC</sub>       | Reset recovery time                                                              | 0                                     |      | 0                                   |     | 0                                      |      | ns   |
| t <sub>RESET</sub>     | Time to reset <sup>(7)</sup> (8)                                                 | 400                                   |      | 400                                 |     | 400                                    |      | ns   |

- (1)  $t_{VD:ACK}$  = time for Acknowledgement signal from SCL low to SDA (out) low.
- (2)  $t_{VD;DAT}$  = minimum time for SDA data out to be valid following SCL low.
- (3) A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the VIL of the SCL signal) in order to bridge the undefined region of SCLs falling edge.
- (4) The maximum tf for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time (t<sub>f</sub>) for the SDA output stage is specified at 250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- (5) C<sub>b</sub> = total capacitance of one bus line in pF.
- (6) Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns
- (7) Resetting the device while actively communicating on the bus may cause glitches or errant Stop conditions.
- (8) Upon reset, the full delay will be the sum of t<sub>RESET</sub> and the RC time constant of the SDA bus.

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated





Figure 1. Definition of RESET Timing



Figure 2. Definition of Timing



NOTE: Rise and fall times refer to  $V_{\text{IL}}$  and  $V_{\text{IH}}$ .

Figure 3. I<sup>2</sup>C Bus Timing

# TEXAS INSTRUMENTS

## 7.7 Typical Characteristics



## 8 Parameter Measurement Information



NOTE:  $R_L$  = Load resistance for SDA and SCL; should be >1 k $\Omega$  at 3-mA or lower current.

C<sub>L</sub> = Load capacitance; includes jig and probe capacitance.

 $R_T$  = Termination resistance; should be equal to the output impedance ( $Z_O$ ) of the pulse generator.

Figure 6. Test Circuit for Switching Characteristics

Submit Documentation Feedback



## 9 Detailed Description

#### 9.1 Overview

The TLC59208F is an I2C bus controlled 8-bit LED driver optimized for red, green, blue, or amber (RGBA) colormixing applications. Each LED output has its own 8-bit resolution (256 steps) fixed frequency individual PWM controller that operates at 97 kHz with a duty cycle adjustable from 0% to 99.6% to allow the LED to be set to a specific brightness value. An additional 8-bit resolution (256 steps) group PWM controller has both a fixed frequency of 190 Hz and an adjustable frequency between 24 Hz to once every 10.73 seconds with a duty cycle adjustable from 0% to 99.6% that can either dim or blink all LEDs with the same value.

Each LED output can be off, on (no PWM control), set at its individual PWM controller value or at both individual and group PWM controller values. The TLC59208F operates with a supply voltage range of 3 V to 5.5 V and the outputs are 17 V tolerant. LEDs can be directly connected to the TLC59208F device outputs.

Software programmable LED group and three sub call I2C bus addresses allow all or defined groups of TLC59208F devices to respond to a common I2C bus address, allowing for example, all the same color LEDs to be turned on or off at the same time or marquee chasing effect, thus minimizing I2C bus commands.

The software reset (SWRST) call allows the master to perform a reset of the TLC59208F through the I2C bus, identical to the power-on reset (POR) that initializes the registers to their default state causing the outputs to be set high (LED off). This allows an easy and quick way to reconfigure all device registers to the same condition.

#### 9.2 Functional Block Diagram



NOTE: Only one PWM shown for clarity.

#### 9.3 Feature Description

#### 9.3.1 Power-On Reset

When power is applied to  $V_{CC}$ , an internal power-on reset holds the TLC59208F in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At this point, the reset condition is released and the TLC59208F registers and  $I^2C$  bus state machine are initialized to their default states causing all the channels to be deselected. Thereafter,  $V_{CC}$  must be lowered below 0.2 V to reset the device.



### **Feature Description (continued)**

#### 9.3.2 External Reset

A reset can be accomplished by holding the RESET pin low for a minimum of tW. The TLC59208F registers and I<sup>2</sup>C state machine will be held in their default state until the RESET input is once again high.

This input requires a pull-up resistor to V<sub>CC</sub> if no active connection is used.

#### 9.3.3 Software Reset

The Software Reset Call (SWRST Call) allows all the devices in the I<sup>2</sup>C bus to be reset to the power-up state value through a specific I<sup>2</sup>C bus command. To be performed correctly, the I<sup>2</sup>C bus must be functional and there must be no device hanging the bus.

The SWRST Call function is defined as the following:

- 1. A Start command is sent by the I<sup>2</sup>C bus master.
- 2. The reserved SWRST  $I^2C$  bus address 1001 111 with the  $R/\overline{W}$  bit set to 0 (write) is sent by the  $I^2C$  bus master.
- 3. The TLC59208F device(s) acknowledge(s) after seeing the SWRST Call address 1001 0110 (9Eh) only. If the R/W bit is set to 1 (read), no acknowledge is returned to the I<sup>2</sup>C bus master.
- 4. Once the SWRST Call address has been sent and acknowledged, the master sends two bytes with two specific values (SWRST data byte 1 and byte 2):
  - (a) Byte1 = A5h: the TLC59208F acknowledges this value only. If byte 1 is not equal to A5h, the TLC59208F does not acknowledge it.
  - (b) Byte 2 = 5Ah: the TLC59208F acknowledges this value only. If byte 2 is not equal to 5Ah, the TLC59208F does not acknowledge it.

If more than two bytes of data are sent, the TLC59208F does not acknowledge any more.

5. Once the correct two bytes (SWRST data byte 1 and byte 2 only) have been sent and correctly acknowledged, the master sends a Stop command to end the SWRST Call. The TLC59208F then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time (t<sub>BUF</sub>).

The I<sup>2</sup>C bus master may interpret a non-acknowledge from the TLC59208F (at any time) as a SWRST Call Abort. The TLC59208F does not initiate a reset of its registers. This happens only when the format of the Start Call sequence is not correct.

#### 9.3.4 Individual Brightness Control With Group Dimming/Blinking

A 97-kHz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used to control individually the brightness for each LED.

On top of this signal, one of the following signals can be superimposed (this signal can be applied to the 4 LED outputs):

- A lower 190-Hz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used to provide a global brightness control.
- A programmable frequency signal from 24 Hz to 1/10.73 s (8 bits, 256 steps) is used to provide a global blinking control.



### **Feature Description (continued)**



Resulting Brightness + Group Dimming Signal

- A. Minimum pulse width for LEDn brightness control is 40 ns.
- B. Minimum pulse width for group dimming is  $20.48 \mu s$ .
- C. When M = 1 (GRPPWM register value), the resulting LEDn brightness control and group dimming signal will have two pulses of the LED brightness control signal (pulse width = N x 40 ns,w ith N defined in the PWMx register).
- The resulting brightness plus group dimming signal shown above demonstrate a resulting control signal with M = 4 (8 pulses).

Figure 7. Brightness + Group Dimming Signals

## 9.4 Device Functional Modes

Active Active mode occurs when one or more of the output channels is enabled.

**Standby** Standby mode occurs when all output channels are disabled. Standby mode may be entered either through I2C command or by pulling the RESET pin low.

## 9.5 Programming

#### 9.5.1 Characteristics of the I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is for two-way two-line communication between different devices or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 9.5.1.1 Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 8).



Figure 8. Bit Transfer

#### 9.5.1.2 Start and Stop Conditions

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the Start condition (S). A low-to-high transition of the data line while the clock is high is defined as the Stop condition (P) (see Figure 9).



Figure 9. Start and Stop Conditions

Submit Documentation Feedback



#### 9.5.2 System Configuration

A device generating a message is a transmitter; a device receiving is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves (see Figure 10).



Figure 10. System Configuration

## 9.5.3 Acknowledge

The number of data bytes transferred between the Start and the Stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a high level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable low during the high period of the acknowledge related clock pulse; set-up time and hold time must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line high to enable the master to generate a Stop condition.



Figure 11. Acknowledge on I<sup>2</sup>C Bus





Figure 12. Write to a Specific Register



Figure 13. Write to All Registers Using Auto-Increment



Figure 14. Multiple Writes to Individual Brightness Registers Only Using the Auto-Increment Feature





Figure 15. Read All Registers With the Auto-Increment Feature



- A. In this example, several TLC59208Fs are used with the same sequence sent to each.
- B. ALLCALL bit in MODE1 register is equal to 1 for this example.
- C. OCH bit in MODE2 register is equal to 1 for this example.

Figure 16. LED All-Call I<sup>2</sup>C Bus Address Programming and LED All-Call Sequence Example

#### 9.5.4 Device Address

Following a Start condition, the bus master must output the address of the slave it is accessing.



## 9.5.5 Regular I<sup>2</sup>C Bus Slave Address

The I<sup>2</sup>C bus slave address of the TLC59208F is shown in Figure 17. Slave address pins A0, A1, and A2 choose 1 of 64 slave addresses. To conserve power, no internal pullup resistors are incorporated on A0, A1, or A2. Address values, depending on A0, A1, and A2, can be found in Table 1.

#### NOTE

When using the TLC59208F, reserved I<sup>2</sup>C bus addresses must be used with caution since they can interfere with the following:

- Reserved for future use I<sup>2</sup>C bus addresses (0000 011, 1111 101, 1111 110, 1111 111)
- Slave devices that use the 10-bit addressing scheme (1111 0xx)
- High-speed mode master code (0000 1xx)



Figure 17. Slave Address

The last bit of the address byte defines the operation to be performed. When set to logic 1, a read operation is selected. When set to logic 0, a write operation is selected.

## 9.5.5.1 Regular PC Bus Slave Address

Table 1. TLC59208F Address Map

| AD              | DRESS INP | UT       |    |    |    | SL | AVE ADDRE | :SS |    |         |
|-----------------|-----------|----------|----|----|----|----|-----------|-----|----|---------|
| A2              | A1        | A0       | A6 | A5 | A4 | А3 | A2        | A1  | A0 | ADDRESS |
| GND             | SCL       | GND      | 0  | 0  | 1  | 0  | 0         | 0   | 0  | 20h     |
| GND             | SCL       | $V_{CC}$ | 0  | 0  | 1  | 0  | 0         | 0   | 1  | 22h     |
| GND             | SDA       | GND      | 0  | 0  | 1  | 0  | 0         | 1   | 0  | 24h     |
| GND             | SDA       | $V_{CC}$ | 0  | 0  | 1  | 0  | 0         | 1   | 1  | 26h     |
| $V_{CC}$        | SCL       | GND      | 0  | 0  | 1  | 0  | 1         | 0   | 0  | 28h     |
| $V_{CC}$        | SCL       | $V_{CC}$ | 0  | 0  | 1  | 0  | 1         | 0   | 1  | 2Ah     |
| V <sub>CC</sub> | SDA       | GND      | 0  | 0  | 1  | 0  | 1         | 1   | 0  | 2Ch     |
| V <sub>CC</sub> | SDA       | $V_{CC}$ | 0  | 0  | 1  | 0  | 1         | 1   | 1  | 2Eh     |
| GND             | SCL       | SCL      | 0  | 0  | 1  | 1  | 0         | 0   | 0  | 30h     |
| GND             | SCL       | SDA      | 0  | 0  | 1  | 1  | 0         | 0   | 1  | 32h     |
| GND             | SDA       | SCL      | 0  | 0  | 1  | 1  | 0         | 1   | 0  | 34h     |
| GND             | SDA       | SDA      | 0  | 0  | 1  | 1  | 0         | 1   | 1  | 36h     |
| $V_{CC}$        | SCL       | SCL      | 0  | 0  | 1  | 1  | 1         | 0   | 0  | 38h     |
| $V_{CC}$        | SCL       | SDA      | 0  | 0  | 1  | 1  | 1         | 0   | 1  | 3Ah     |
| $V_{CC}$        | SDA       | SCL      | 0  | 0  | 1  | 1  | 1         | 1   | 0  | 3Ch     |
| $V_{CC}$        | SDA       | SDA      | 0  | 0  | 1  | 1  | 1         | 1   | 1  | 3Eh     |
| GND             | GND       | GND      | 0  | 1  | 0  | 0  | 0         | 0   | 0  | 40h     |
| GND             | GND       | $V_{CC}$ | 0  | 1  | 0  | 0  | 0         | 0   | 1  | 42h     |
| GND             | $V_{CC}$  | GND      | 0  | 1  | 0  | 0  | 0         | 1   | 0  | 44h     |
| GND             | $V_{CC}$  | $V_{CC}$ | 0  | 1  | 0  | 0  | 0         | 1   | 1  | 46h     |
| V <sub>CC</sub> | GND       | GND      | 0  | 1  | 0  | 0  | 1         | 0   | 0  | 48h     |



Table 1. TLC59208F Address Map (continued)

| AD       | DRESS INP | UT       |    | SLAVE ADDRESS |    |    |    |            |    |         |
|----------|-----------|----------|----|---------------|----|----|----|------------|----|---------|
| A2       | A1        | A0       | A6 | A5            | A4 | А3 | A2 | <b>A</b> 1 | A0 | ADDRESS |
| $V_{CC}$ | GND       | $V_{CC}$ | 0  | 1             | 0  | 0  | 1  | 0          | 1  | 4Ah     |
| $V_{CC}$ | $V_{CC}$  | GND      | 0  | 1             | 0  | 0  | 1  | 1          | 0  | 4Ch     |
| $V_{CC}$ | $V_{CC}$  | $V_{CC}$ | 0  | 1             | 0  | 0  | 1  | 1          | 1  | 4Eh     |
| GND      | GND       | SCL      | 0  | 1             | 0  | 1  | 0  | 0          | 0  | 50h     |
| GND      | GND       | SDA      | 0  | 1             | 0  | 1  | 0  | 0          | 1  | 52h     |
| GND      | $V_{CC}$  | SCL      | 0  | 1             | 0  | 1  | 0  | 1          | 0  | 54h     |
| GND      | $V_{CC}$  | SDA      | 0  | 1             | 0  | 1  | 0  | 1          | 1  | 56h     |
| $V_{CC}$ | GND       | SCL      | 0  | 1             | 0  | 1  | 1  | 0          | 0  | 58h     |
| $V_{CC}$ | GND       | SDA      | 0  | 1             | 0  | 1  | 1  | 0          | 1  | 5Ah     |
| $V_{CC}$ | $V_{CC}$  | SCL      | 0  | 1             | 0  | 1  | 1  | 1          | 0  | 5Ch     |
| $V_{CC}$ | $V_{CC}$  | SDA      | 0  | 1             | 0  | 1  | 1  | 1          | 1  | 5Eh     |
| SCL      | SCL       | GND      | 1  | 0             | 1  | 0  | 0  | 0          | 0  | A0h     |
| SCL      | SCL       | $V_{CC}$ | 1  | 0             | 1  | 0  | 0  | 0          | 1  | A2h     |
| SCL      | SDA       | GND      | 1  | 0             | 1  | 0  | 0  | 1          | 0  | A4h     |
| SCL      | SDA       | $V_{CC}$ | 1  | 0             | 1  | 0  | 0  | 1          | 1  | A6h     |
| SDA      | SCL       | GND      | 1  | 0             | 1  | 0  | 1  | 0          | 0  | A8h     |
| SDA      | SCL       | $V_{CC}$ | 1  | 0             | 1  | 0  | 1  | 0          | 1  | AAh     |
| SDA      | SDA       | GND      | 1  | 0             | 1  | 0  | 1  | 1          | 0  | ACh     |
| SDA      | SDA       | $V_{CC}$ | 1  | 0             | 1  | 0  | 1  | 1          | 1  | AEh     |
| SCL      | SCL       | SCL      | 1  | 0             | 1  | 1  | 0  | 0          | 0  | B0h     |
| SCL      | SCL       | SDA      | 1  | 0             | 1  | 1  | 0  | 0          | 1  | B2h     |
| SCL      | SDA       | SCL      | 1  | 0             | 1  | 1  | 0  | 1          | 0  | B4h     |
| SCL      | SDA       | SDA      | 1  | 0             | 1  | 1  | 0  | 1          | 1  | B6h     |
| SDA      | SCL       | SCL      | 1  | 0             | 1  | 1  | 1  | 0          | 0  | B8h     |
| SDA      | SCL       | SDA      | 1  | 0             | 1  | 1  | 1  | 0          | 1  | BAh     |
| SDA      | SDA       | SCL      | 1  | 0             | 1  | 1  | 1  | 1          | 0  | BCh     |
| SDA      | SDA       | SDA      | 1  | 0             | 1  | 1  | 1  | 1          | 1  | BEh     |
| SCL      | GND       | GND      | 1  | 1             | 0  | 0  | 0  | 0          | 0  | C0h     |
| SCL      | GND       | $V_{CC}$ | 1  | 1             | 0  | 0  | 0  | 0          | 1  | C2h     |
| SCL      | $V_{CC}$  | GND      | 1  | 1             | 0  | 0  | 0  | 1          | 0  | C4h     |
| SCL      | $V_{CC}$  | $V_{CC}$ | 1  | 1             | 0  | 0  | 0  | 1          | 1  | C6h     |
| SDA      | GND       | GND      | 1  | 1             | 0  | 0  | 1  | 0          | 0  | C8h     |
| SDA      | GND       | $V_{CC}$ | 1  | 1             | 0  | 0  | 1  | 0          | 1  | CAh     |
| SDA      | $V_{CC}$  | GND      | 1  | 1             | 0  | 0  | 1  | 1          | 0  | CCh     |
| SDA      | $V_{CC}$  | $V_{CC}$ | 1  | 1             | 0  | 0  | 1  | 1          | 1  | CEh     |
| SCL      | GND       | SCL      | 1  | 1             | 1  | 0  | 0  | 0          | 0  | E0h     |
| SCL      | GND       | SDA      | 1  | 1             | 1  | 0  | 0  | 0          | 1  | E2h     |
| SCL      | $V_{CC}$  | SCL      | 1  | 1             | 1  | 0  | 0  | 1          | 0  | E4h     |
| SCL      | $V_{CC}$  | SDA      | 1  | 1             | 1  | 0  | 0  | 1          | 1  | E6h     |
| SDA      | GND       | SCL      | 1  | 1             | 1  | 0  | 1  | 0          | 0  | E8h     |
| SDA      | GND       | SDA      | 1  | 1             | 1  | 0  | 1  | 0          | 1  | EAh     |
| SDA      | $V_{CC}$  | SCL      | 1  | 1             | 1  | 0  | 1  | 1          | 0  | ECh     |
| SDA      | $V_{CC}$  | SDA      | 1  | 1             | 1  | 0  | 1  | 1          | 1  | EEh     |



#### 9.5.6 LED All Call I<sup>2</sup>C Bus Address

- Default power-up value (ALLCALLADR address register): 90h or 1001 000
- Programmable through I<sup>2</sup>C bus (volatile programming)
- At power-up, LED All Call I<sup>2</sup>C bus address is enabled. TLC59208F sends an ACK when 90h ( $R/\overline{W} = 0$ ) or 91h ( $R/\overline{W} = 1$ ) is sent by the master.

#### NOTE

The default LED All Call I<sup>2</sup>C bus address (90h or 1001 000) must not be used as a regular I<sup>2</sup>C bus slave address since this address is enabled at power-up. All the TLC59208Fs on the I<sup>2</sup>C bus will acknowledge the address if sent by the I<sup>2</sup>C bus master.

#### 9.5.7 LED Sub Call I<sup>2</sup>C Bus Address

- Three different I<sup>2</sup>C bus addresses can be used
- Default power-up values:
  - SUBADR1 register: 92h or 1001 001
  - SUBADR2 register: 94h or 1001 010
  - SUBADR3 register: 98h or 1001 100
- Programmable through I<sup>2</sup>C bus (volatile programming)
- At power-up, Sub Call I<sup>2</sup>C bus address is disabled. TLC59208F does not send an ACK when 92h (R/W = 0) or 93h (R/W = 1) or 94h (R/W = 0) or 95h (R/W = 1) or 98h (R/W = 0) or 99h (R/W = 1) is sent by the master.

#### **NOTE**

The default LED Sub Call I<sup>2</sup>C bus address may be used as a regular I<sup>2</sup>C bus slave address as long as the SUBADRx bits are disabled.

#### 9.5.8 Software Reset I<sup>2</sup>C Bus Address

The address shown in Figure 18 is used when a reset of the  $TLC\underline{59208F}$  needs to be performed by the master. The software reset address (SWRST Call) must be used with R/W = 0. If R/W = 1, the  $TLC\underline{59208F}$  does not acknowledge the SWRST. See *Software Reset* for more detail.



Figure 18. Software Reset Address

#### **NOTE**

The Software Reset I<sup>2</sup>C bus address is a reserved address and cannot be use as a regular I<sup>2</sup>C bus slave address or as an LED All Call or LED Sub Call address.

#### 9.5.9 Control Register

Following the successful acknowledgement of the slave address, LED All Call address or LED Sub Call address, the bus master will send a byte to the TLC59208F, which will be stored in the Control register. The lowest 5 bits are used as a pointer to determine which register will be accessed (D[4:0]). The highest 3 bits are used as Auto-Increment flag and Auto-Increment options (Al[2:0]).





Figure 19. Control Register

When the Auto-Increment flag is set (AI2 = logic 1), the five low order bits of the Control register are automatically incremented after a read or write. This allows the user to program the registers sequentially. Four different types of Auto-Increment are possible, depending on AI1 and AI0 values.

Table 2. Auto-Increment Options<sup>(1)</sup>

| Al2 | Al1 | AI0 | DESCRIPTION                                                                                                                                   |  |  |  |
|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0   | 0   | 0   | No auto-increment                                                                                                                             |  |  |  |
| 1   | 0   | 0   | Auto-increment for all registers. D[4:0] roll over to '0 0000' after the last register ('1 0001') is accessed.                                |  |  |  |
| 1   | 0   | 1   | Auto-increment for individual brightness registers only. D[4:0] roll over to '0 0010' after the last register ('0 1001') is accessed.         |  |  |  |
| 1   | 1   | 0   | Auto-increment for global control registers only. D[4:0] roll over to '0 1010' after the last register ('0 1011') is accessed.                |  |  |  |
| 1   | 1   | 1   | Auto-increment for individual and global control registers only. D[4:0] roll over to '0 0010' after the last register ('0 1011') is accessed. |  |  |  |

(1) Other combinations not shown in Table 2 (A1[2:0] = 001, 010, and 011) are reserved and must not be used for proper device operation.

AI[2:0] = 000 is used when the same register must be accessed several times during a single  $I^2C$  bus communication, for example, changes the brightness of a single LED. Data is overwritten each time the register is accessed during a write operation.

Al[2:0] = 100 is used when all the registers must be sequentially accessed, for example, power-up programming.

AI[2:0] = 101 is used when the four LED drivers must be individually programmed with different values during the same  $I^2C$  bus communication, for example, changing color setting to another color setting.

AI[2:0] = 110 is used when the LED drivers must be globally programmed with different settings during the same  $I^2C$  bus communication, for example, global brightness or blinking change.

AI[2:0] = 111 is used when individually and global changes must be performed during the same  $I^2C$  bus communication, for example, changing color and global brightness at the same time.

Only the 5 least significant bits D[4:0] are affected by the Al[2:0] bits.

When Control register is written, the register entry point determined by D[4:0] is the first register that will be addressed (read or write operation), and can be anywhere between 0 0000 and 1 0001 (as defined in LINKTOTABLE3). When AI[2] = 1, the Auto-Increment flag is set and the rollover value at which the point where the register increment stops and goes to the next one is determined by AI[2:0]. See for rollover values. For example, if the Control register = 1110 1100 (ECh), then the register addressing sequence will be (in hex):

 $04 \rightarrow \dots \rightarrow 11 \rightarrow 02 \rightarrow \dots \rightarrow 11 \rightarrow 02 \rightarrow \dots \rightarrow 11$  as long as the master keeps sending or reading data.



## 9.6 Register Maps

## 9.6.1 Register Descriptions

Table 3 describes the registers in the TLC59208F.

#### **Table 3. Register Descriptions**

| REGISTER<br>NUMBER<br>(HEX) | NAME       | ACCESS <sup>(1)</sup> | DESCRIPTION                               |  |
|-----------------------------|------------|-----------------------|-------------------------------------------|--|
| 00                          | MODE1      | R/W                   | Mode register 1                           |  |
| 01                          | MODE2      | R/W                   | Mode register 2                           |  |
| 02                          | PWM0       | R/W                   | Brightness control LED0                   |  |
| 03                          | PWM1       | R/W                   | Brightness control LED1                   |  |
| 04                          | PWM2       | R/W                   | Brightness control LED2                   |  |
| 05                          | PWM3       | R/W                   | Brightness control LED3                   |  |
| 06                          | PWM4       | R/W                   | Brightness control LED4                   |  |
| 07                          | PWM5       | R/W                   | Brightness control LED5                   |  |
| 08                          | PWM6       | R/W                   | Brightness control LED6                   |  |
| 09                          | PWM7       | R/W                   | Brightness control LED7                   |  |
| 0A                          | GRPPWM     | R/W                   | Group duty cycle control                  |  |
| 0B                          | GRPFREQ    | R/W                   | Group frequency                           |  |
| 0C                          | LEDOUT0    | R/W                   | LED output state 0                        |  |
| 0D                          | LEDOUT1    | R/W                   | LED output state 1                        |  |
| 0E                          | SUBADR1    | R/W                   | I <sup>2</sup> C bus sub-address 1        |  |
| 0F                          | SUBADR2    | R/W                   | I <sup>2</sup> C bus sub-address 2        |  |
| 10                          | SUBADR3    | R/W                   | I <sup>2</sup> C bus sub-address 3        |  |
| 11                          | ALLCALLADR | R/W                   | LED all call I <sup>2</sup> C bus address |  |

<sup>(1)</sup> R = read, W = write

## 9.6.1.1 Mode Register 1 (MODE1)

Table 4 describes Mode Register 1.

Table 4. MODE1 - Mode Register 1 (Address 00h) Bit Description

| BIT | SYMBOL       | ACCESS <sup>(1)</sup> | VALUE            | DESCRIPTION                                                    |  |
|-----|--------------|-----------------------|------------------|----------------------------------------------------------------|--|
| 7   | Al2 R        |                       | 0 <sup>(2)</sup> | Register auto-increment disabled                               |  |
| /   | Al2          | K                     | 1                | Register auto-increment enabled                                |  |
| 6   | Al1          | R                     | 0 <sup>(2)</sup> | Auto-increment bit 1 = 0                                       |  |
| В   | AH           | K                     | 1                | Auto-increment bit 1 = 1                                       |  |
| 5   | AIO          |                       |                  | Auto-increment bit 0 = 0                                       |  |
| 5   | Alu          | R                     | 1                | Auto-increment bit 0 = 1                                       |  |
| 4   | SLEEP        | R/W                   | 0                | Normal mode <sup>(3)</sup>                                     |  |
| 4   | SLEEP        | R/VV                  | 1 <sup>(2)</sup> | Low power mode. Oscillator off <sup>(4)</sup> .                |  |
| 2   | CLID4        | DAM                   | 0 <sup>(2)</sup> | Device does not respond to I <sup>2</sup> C bus sub-address 1. |  |
| 3   | 3 SUB1 R/W 1 |                       | 1                | Device responds to I <sup>2</sup> C bus sub-address 1.         |  |
| 2   | 2 SUB2       |                       | 0 <sup>(2)</sup> | Device does not respond to I <sup>2</sup> C bus sub-address 2. |  |
| 2   |              |                       | 1                | Device responds to I <sup>2</sup> C bus sub-address 2.         |  |

<sup>(1)</sup> R = read, W = write

<sup>(2)</sup> Default value

<sup>(3)</sup> It takes 500 µs max. for the oscillator to be up and running once SLEEP bit has been set from logic 1 to 0. Timings on LEDn outputs are not guaranteed if PWMx, GRPPWM, or GRPFREQ registers are accessed within the 500 µs window.

<sup>(4)</sup> No LED control (on, off, blinking, or dimming) is possible when the oscillator is off. Write to a register cannot be accepted during SLEEP mode. When you change the LED condition, SLEEP bit must be set to logic 0.



#### Table 4. MODE1 - Mode Register 1 (Address 00h) Bit Description (continued)

| BIT | SYMBOL    | ACCESS <sup>(1)</sup> | VALUE | DESCRIPTION                                                           |
|-----|-----------|-----------------------|-------|-----------------------------------------------------------------------|
| 4   | CLIDS     | B3 R/W                |       | Device does not respond to I <sup>2</sup> C bus sub-address 3.        |
| 1   | 1 SUB3    | R/VV                  | 1     | Device responds to I <sup>2</sup> C bus sub-address 3.                |
| 0   | ALLCALL   | 0                     |       | Device does not respond to LED All Call I <sup>2</sup> C bus address. |
| U   | 0 ALLCALL | R/W                   | 1 (2) | Device responds to LED All Call I <sup>2</sup> C bus address.         |

#### 9.6.1.2 Mode Register 2 (MODE2)

Table 5 describes Mode Register 2.

Table 5. MODE2 - Mode Register 2 (Address 01h) Bit Description

| BIT | SYMBOL     | ACCESS <sup>(1)</sup> | VALUE             | DESCRIPTION                                     |
|-----|------------|-----------------------|-------------------|-------------------------------------------------|
| 7:6 |            | R                     | 00 <sup>(2)</sup> | Reserved                                        |
| _   | DMBLNK     | R/W                   | 0(3)              | Group control = dimming                         |
| 5   | DIVIDLINK  | R/VV                  | 1                 | Group control = blinking                        |
| 4   |            | R                     | 0 <sup>(2)</sup>  | Reserved                                        |
| 2   | 0011       | DAM                   | 0 <sup>(2)</sup>  | Outputs change on Stop command <sup>(4)</sup> . |
| 3   | B OCH R/W  |                       | 1                 | Outputs change on ACK.                          |
| 2   | MOT ENABLE | DAM                   | 0 <sup>(2)</sup>  | Disable WDT                                     |
| 2   | WDT ENABLE | R/W                   | 1                 | Enable WDT                                      |
|     |            |                       | 00                | 5 ms                                            |
| 1.0 | WDT PERIOD | DAM                   | 01                | 15 ms                                           |
| 1:0 | WDT PERIOD | R/W                   | 10                | 25 ms                                           |
|     |            |                       | 11 <sup>(2)</sup> | 35 ms                                           |

<sup>(1)</sup> R = read, W = write

#### 9.6.1.3 Individual Brightness Control Registers (PWM0-PWM7)

Table 6 describes the Individual Brightness Control Registers.

Table 6. PWM0-PWM7 - Individual Brightness Control Registers (Addresses 02h-09h) Bit Description

| ADDRESS | REGISTER | BIT | SYMBOL    | ACCESS <sup>(1)</sup> | VALUE                    | DESCRIPTION                |
|---------|----------|-----|-----------|-----------------------|--------------------------|----------------------------|
| 02h     | PWM0     | 7:0 | IDC0[7:0] | R/W                   | 0000 0000(2)             | PWM0 individual duty cycle |
| 03h     | PWM1     | 7:0 | IDC1[7:0] | R/W                   | 0000 0000(2)             | PWM1 individual duty cycle |
| 04h     | PWM2     | 7:0 | IDC2[7:0] | R/W                   | 0000 0000 <sup>(2)</sup> | PWM2 individual duty cycle |
| 05h     | PWM3     | 7:0 | IDC3[7:0] | R/W                   | 0000 0000 <sup>(2)</sup> | PWM3 individual duty cycle |
| 06h     | PWM4     | 7:0 | IDC4[7:0] | R/W                   | 0000 0000(2)             | PWM4 individual duty cycle |
| 07h     | PWM5     | 7:0 | IDC5[7:0] | R/W                   | 0000 0000(2)             | PWM5 individual duty cycle |
| 08h     | PWM6     | 7:0 | IDC6[7:0] | R/W                   | 0000 0000(2)             | PWM6 individual duty cycle |
| 09h     | PWM7     | 7:0 | IDC7[7:0] | R/W                   | 0000 0000 (2)            | PWM7 individual duty cycle |

<sup>(1)</sup> R = read, W = write

A 97-kHz fixed-frequency signal is used for each output. Duty cycle is controlled through 256 linear steps from 00h (0% duty cycle = LED output off) to FFh (99.6% duty cycle = LED output at maximum brightness). Applicable to LED outputs programmed with LDRx = 10 or 11 (LEDOUT0 and LEDOUT1 registers).

$$duty cycle = \frac{IDCx[7:0]}{256}$$

Submit Documentation Feedback

<sup>(2)</sup> Default value

<sup>(3)</sup> Default value

<sup>(4)</sup> Change of the outputs at the STOP command allows synchronizing outputs of more than one TLC59208F. Applicable to registers from 02h (PWM0) to 0Dh (LEDOUT) only.

<sup>(2)</sup> Default value



#### 9.6.1.4 Group Duty Cycle Control Register (GRPPWM)

Table 7 describes the Group Duty Cycle Control Register .

Table 7. GRPPWM - Group Duty Cycle Control Register (Address 0Ah) Bit Description

| ADDRESS | REGISTER | BIT | SYMBOL    | ACCESS <sup>(1)</sup> | VALUE                    | DESCRIPTION     |
|---------|----------|-----|-----------|-----------------------|--------------------------|-----------------|
| 0Ah     | GRPPWM   | 7:0 | GDC0[7:0] | R/W                   | 1111 1111 <sup>(2)</sup> | GRPPWM register |

- (1) R = read, W = write
- (2) Default value

When DMBLNK bit (MODE2 register) is programmed with logic 0, a 190-Hz fixed frequency signal is superimposed with the 97-kHz individual brightness control signal. GRPPWM is then used as a global brightness control allowing the LED outputs to be dimmed with the same value. The value in GRPFREQ is then a 'Don't care'.

General brightness for the 8 outputs is controlled through 256 linear steps from 00h (0% duty cycle = LED output off) to FFh (99.6% duty cycle = maximum brightness). Applicable to LED outputs programmed with LDRx = 11 (LEDOUT0 and LEDOUT1 registers).

When DMBLNK bit is programmed with logic 1, GRPPWM and GRPFREQ registers define a global blinking pattern, where GRPPWM and GRPFREQ registers define a global blinking pattern, where GRPFREQ contains the blinking period (from 24 Hz to 10.73 s) and GRPPWM the duty cycle (ON/OFF ratio in %).

$$duty cycle = \frac{GDC[7:0]}{256}$$

#### 9.6.1.5 Group Frequency Register (GRPFREQ)

Table 7 describes the Group Frequency Register.

Table 8. GRPFREQ - Group Frequency Register (Address 0Bh) Bit Description

| ADDRESS | REGISTER | BIT | SYMBOL    | ACCESS <sup>(1)</sup> | VALUE        | DESCRIPTION      |
|---------|----------|-----|-----------|-----------------------|--------------|------------------|
| 0Bh     | GRPFREQ  | 7:0 | GFRQ[7:0] | R/W                   | 0000 0000(2) | GRPFREQ register |

- (1) R = read, W = write
- (2) Default value

GRPFREQ is used to program the global blinking period when DMBLNK bit (MODE2 register) is equal to 1. Value in this register is a 'Don't care' when DMBLNK = 0. Applicable to LED output programmed with LDRx = 11 (LEDOUT0 and LEDOUT1 registers).

Blinking period is controlled through 256 linear steps from 00h (41 ms, frequency 24 Hz) to FFh (10.73 s).

globalblinkingperiod = 
$$\frac{GFRQ[7:0] + 1}{24}(s)$$

#### 9.6.1.6 LED Driver Output State Registers (LEDOUT0, LEDOUT1)

Table 9 describes the LED Driver Output State Registers.

Table 9. LEDOUT0 and LEDOUT1 – LED Driver Output State Registers (Address 0Ch and 0Dh) Bit Descriptions

| ADDRESS | REGISTER | BIT | SYMBOL    | ACCESS <sup>(1)</sup> | VALUE             | DESCRIPTION               |
|---------|----------|-----|-----------|-----------------------|-------------------|---------------------------|
|         | LEDOUT0  | 7:6 | LDR3[1:0] |                       | 00 <sup>(2)</sup> | LED3 output state control |
| 004     |          | 5:4 | LDR2[1:0] | R/W                   | 00(2)             | LED2 output state control |
| 0Ch     |          | 3:2 | LDR1[1:0] |                       | 00(2)             | LED1 output state control |
|         |          | 1:0 | LDR0[1:0] |                       | 00 <sup>(2)</sup> | LED0 output state control |

(1) R = read, W = write

(2) Default value

Submit Documentation Feedback



Table 9. LEDOUT0 and LEDOUT1 - LED Driver Output State Registers (Address 0Ch and 0Dh) Bit **Descriptions (continued)** 

| ADDRESS | REGISTER | BIT | SYMBOL    | ACCESS <sup>(1)</sup> | VALUE             | DESCRIPTION               |
|---------|----------|-----|-----------|-----------------------|-------------------|---------------------------|
|         |          | 7:6 | LDR7[1:0] |                       | 00(2)             | LED7 output state control |
| 0Dh     | LEDOUT1  | 5:4 | LDR6[1:0] | R/W                   | 00 <sup>(2)</sup> | LED6 output state control |
| ODN     | LEDOUTT  | 3:2 | LDR4[1:0] |                       | 00 <sup>(2)</sup> | LED5 output state control |
|         |          | 1:0 | LDR4[1:0] |                       | 00(2)             | LED4 output state control |

LDRx = 00: LED driver x is off (default power-up state).

LDRx = 01 : LED driver x is fully on (individual brightness and group dimming/blinking not controlled).

LDRx = 10 : LED driver x is individual brightness can be controlled through its PWMx register.

LDRx = 11 : LED driver x is individual brightness and group dimming/blinking can be controlled through its PWMx register and the GRPPWM registers.

### 9.6.1.7 PC Bus Sub-Address Registers 1 to 3 (SUBADR1-SUBADR3)

Table 10 describes the Output Gain Control Register.

Table 10. SUBADR1-SUBADR3 – I<sup>2</sup>C Bus Sub-Address Registers 1 to 3 (Addresses 0Eh-10h) Bit **Descriptions** 

| ADDRESS | REGISTER | BIT | SYMBOL  | ACCESS <sup>(1)</sup> | VALUE                   | DESCRIPTION                        |
|---------|----------|-----|---------|-----------------------|-------------------------|------------------------------------|
| 0Eh     | SUBADR1  | 7:1 | A1[7:1] | R/W                   | 1001 001 <sup>(2)</sup> | I <sup>2</sup> C bus sub-address 1 |
| OEN     | SUBADRI  | 0   | A1[0]   | R                     | 0 <sup>(2)</sup>        | Reserved                           |
| OFF     | CLIDADDO | 7:1 | A2[7:1] | R/W                   | 1001 010 <sup>(2)</sup> | I <sup>2</sup> C bus sub-address 2 |
| 0Fh     | SUBADR2  | 0   | A2[0]   | R                     | 0 <sup>(2)</sup>        | Reserved                           |
| 401     | SUBADR3  | 7:1 | A3[7:1] | R/W                   | 1001 100 <sup>(2)</sup> | I <sup>2</sup> C bus sub-address 3 |
| 10h     |          | 0   | A3[0]   | R                     | 0 <sup>(2)</sup>        | Reserved                           |

R = read, W = write

Sub-addresses are programmable through the I<sup>2</sup>C bus. Default power-up values are 92h, 94h, 98h and the device(s) will not acknowledge these addresses right after power-up (the corresponding SUBx bit in MODE1 register is equal to 0).

Once sub-addresses have been programmed to their right values, SUBx bits need to be set to 1 in order to have the device acknowledging these addresses (MODE1 register).

Only the 7 MSBs representing the I<sup>2</sup>C bus sub-address are valid. The LSB in SUBADRx register is a read-only bit (0).

When SUBx is set to 1, the corresponding I<sup>2</sup>C bus sub-address can be used during either an I<sup>2</sup>C bus read or write sequence.

#### 9.6.1.8 LED All Call PC Bus Address Register (ALLCALLADR)

Table 11 describes the LED All Call I<sup>2</sup>C Bus Address Register.

Table 11. ALLCALLADR – LED All Call I<sup>2</sup>C Bus Address Register Addresses 11h) Bit Description

| ADDRESS | REGISTER     | BIT | SYMBOL  | ACCESS <sup>(1)</sup> | VALUE                   | DESCRIPTION                          |
|---------|--------------|-----|---------|-----------------------|-------------------------|--------------------------------------|
| 11h     | ALL CALL ARR | 7:1 | AC[7:1] | R/W                   | 1101 000 <sup>(2)</sup> | ALLCALL I <sup>2</sup> C bus address |
| 11h     | ALLCALLADR   | 0   | AC[0]   | R                     | 0 <sup>(2)</sup>        | Reserved                             |

R = read, W = write

Copyright © 2009-2015, Texas Instruments Incorporated

Default value

Default value



The LED All Call I<sup>2</sup>C bus address allows all the TLC59208Fs in the bus to be programmed at the same time (ALLCALL bit in register MODE1 must be equal to 1 (power-up default state)). This address is programmable through the I<sup>2</sup>C-bus and can be used during either an I<sup>2</sup>C bus read or write sequence. The register address can also be programmed as a Sub Call.

Only the 7 MSBs representing the All Call I<sup>2</sup>C bus address are valid. The LSB in ALLCALLADR register is a read-only bit (0).

If ALLCALL bit = 0, the device does not acknowledge the address programmed in register ALLCALLADR.

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

### 10.1.1 Setting LED Current

The LED current is primarily dependent on the supply voltage, the forward voltage of the LED, and the series resistor ( $R_{SET}$ ). In many applications the supply voltage and LED forward voltage cannot be adjusted. Hence,  $R_{SET}$  is utilized to adjust the LED current. This calculation is discussed in detail in the typical application example.

#### 10.1.2 PWM Brightness Dimming

The perceived brightness of the LEDs can be adjusted by use of PWM dimming. For example, an LED driven at 50% duty cycle will appear less bright than it would at 100% duty cycle. The TLC59208F offers duty cycle control for each individual channel and also offers group duty cycle control. Refer to the Register Map for details regarding programmable duty cycle.

### 10.2 Typical Application

This application example provides guidance on how to set the LED current using the TLC59208F.



Figure 20. Typical Application

#### 10.2.1 Design Requirements

For this design example, use Table 12 the following as the input parameters.

**Table 12. Design Parameters** 

| DESIGN PARAMETE  | EXAMPLE VALUE                       |       |  |
|------------------|-------------------------------------|-------|--|
| $V_{LED}$        | Supply voltage that powers the LED  | 5-V   |  |
| V <sub>F</sub>   | Forward voltage across the LED      | 3-V   |  |
| I <sub>LED</sub> | Current flowing through the LED     | 6-mA  |  |
| R <sub>ON</sub>  | Resistance across open-drain output | 1.5-Ω |  |



#### 10.2.2 Detailed Design Procedure

In the LED current path, there are three voltage drops that must be considered:

- Drop across the series resistor (V<sub>RSET</sub>)
- Drop across the LED (V<sub>F</sub>)
- Drop across the open-drain output channel (V<sub>O</sub>)

The drop across the LED is defined above as  $V_F = 3$  V. The drop across the open-drain output is calculated as  $R_{ON} \times I_{LED}$  (1.5 × 0.006 = 0.009 V). The remaining voltage must be across the series resistor:

$$5 V = 3 V + 0.009 V + V_{RSET}$$
 (1)

$$V_{RSET} = 1.991 \text{ V}$$
 (2)

After calculating V<sub>RSET</sub>, we can calculate R<sub>SET</sub>:

$$V_{RSET} = I_{LED} \times R_{SET}$$
 (3)

1.991 V = 0.006 mA × 
$$R_{SET}$$
 (4)

$$R_{SET} = 332 \Omega \tag{5}$$

### 10.2.3 Application Curve

The following graph shows the typical LED Current as a function of  $R_{SET}$  and  $V_F$ . The graph assumes that  $V_{LED} = 5 \text{ V}$ .



Figure 21. LED Current vs R<sub>SET</sub>

## 11 Power Supply Recommendations

TLC59208F operates from a  $V_{CC}$  range of 3 V to 5.5 V. The system will also require a power supply for the LEDs. The supply voltage for the LEDs must be greater than the forward voltage of the LED plus the  $V_{OL}$  of the channel.



## 12 Layout

#### 12.1 Layout Guidelines

The I<sup>2</sup>C signals (SDA / SCL) should be kept away from potential noise sources.

The traces carrying power through the LEDS should be wide enough to handle the necessary current.

All LED current passes through the device and into the ground node. There must be a strong connection between the device ground and the circuit board ground. For the RGY package, the thermal pad should be connected to ground to help dissipate heat.

## 12.2 Layout Example



Figure 22. RGY Layout Example

Product Folder Links: TLC59208F

Submit Documentation Feedback



## **Layout Example (continued)**



Figure 23. PW Layout Example

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



## 13 Device and Documentation Support

#### 13.1 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

#### 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

10-Nov-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| TLC59208FIPWR         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | Y59208F      |
| TLC59208FIPWR.B       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | Y59208F      |
| TLC59208FIPWRG4       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | Y59208F      |
| TLC59208FIPWRG4.B     | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | Y59208F      |
| TLC59208FIRGYR        | Active | Production    | VQFN (RGY)   16 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | Y59208F      |
| TLC59208FIRGYR.B      | Active | Production    | VQFN (RGY)   16 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | Y59208F      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC59208FIPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC59208FIPWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC59208FIRGYR  | VQFN            | RGY                | 16 | 2500 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC59208FIPWR   | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TLC59208FIPWRG4 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TLC59208FIRGYR  | VQFN         | RGY             | 16   | 2500 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



## RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-3/P 03/14

NOTE: All linear dimensions are in millimeters



## RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025