









**TMUX7612** SCDS466 - AUGUST 2023

## TMUX7612 50 V, Low-RON, 1:1 (SPST), 4-Channel Precision Switches with 1.8-V Logic

#### 1 Features

- Dual supply range: ±4.5 V to ±25 V
- Single supply range: 4.5 V to 50 V
- Asymmetric dual supply support (For example:  $V_{DD} = 37.5 \text{ V}, V_{SS} = 12.5 \text{ V}$
- Precision performance:
  - Low on-resistance: 1.35  $\Omega$  (typical)
  - Low capacitance: 35 pF (typical)
  - Ultra-low on-resistance flatness: 0.01  $\Omega$
  - High current support: 470 mA (maximum)
  - Low on-leakage current: 3.7 pA (typical), 0.5 nA
  - Low off-leakage current: 30 pA (typical), 0.25 nA (maximum)
  - Ultra-low charge injection: 10 pC (typical)
- -40°C to +125°C operating temperature
- Rail-to-rail operation
- Bidirectional operation
- Break-before-make switching

## 2 Applications

- Semiconductor test equipment
- SSR and photorelay replacement
- Automated test equipment
- LCD test equipment
- Memory test equipment
- Programmable logic controllers (PLC)
- Factory automation and control
- Instrumentation: lab, analytical, and portable
- Data acquisition systems (DAQ)
- Optical test equipment



On-Resistance vs Source or Drain Voltage

## 3 Description

The TMUX7612 is a complementary metal-oxide semiconductor (CMOS) switch device with four independently selectable 1:1, single-pole, single-throw (SPST) switch channels. The device works with a single supply (4.5 V to 50 V), dual supplies

(±4.5 V to ±25 V), or asymmetric supplies (such as  $V_{DD}$  = 37.5 V,  $V_{SS}$  = -12.5 V). The TMUX7612 supports bidirectional analog and digital signals on the source (Sx) and drain (Dx) pins ranging from V<sub>SS</sub> to  $V_{DD}$ .

The switches of the TMUX7612 are controlled with appropriate logic control inputs on the SELx pins. The TMUX7612 features a special architecture which allows for ultra-low charge injection. This feature helps prevent unwanted coupling from the control input to the analog output of the device and reduces AC noise and offset errors.

The TMUX7612 is a part of the precision switches and multiplexers family of devices and have very low on and off leakage currents allowing them to be used in high precision measurement applications.

#### Package Information

|  | PART NUMBER | ART NUMBER PACKAGE <sup>(1)</sup> |             |  |  |  |  |
|--|-------------|-----------------------------------|-------------|--|--|--|--|
|  | TMUX7612    | PW (TSSOP, 16)                    | 5 mm × 6 mm |  |  |  |  |
|  |             | RUM (WQFN, 16)                    | 4 mm × 4 mm |  |  |  |  |

- For all available packages, see the package option addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



TMUX7612 Block Diagrams



## **Table of Contents**

| 1 Features                                                                               | 6.15 Typical Characteristics       | 14                               |
|------------------------------------------------------------------------------------------|------------------------------------|----------------------------------|
| 2 Applications1                                                                          | 7 Detailed Description             | 15                               |
| 3 Description1                                                                           | 7.1 Overview                       | 15                               |
| 4 Revision History2                                                                      | 7.2 Functional Block Diagram       | 15                               |
| 5 Pin Configuration and Functions3                                                       | 7.3 Feature Description            | 15                               |
| 6 Specifications4                                                                        | 7.4 Device Functional Modes        |                                  |
| 6.1 Absolute Maximum Ratings4                                                            | 8 Application and Implementation   | 18                               |
| 6.2 ESD Ratings4                                                                         | 8.1 Application Information        | 18                               |
| 6.3 Thermal Information4                                                                 | 8.2 Typical Application            | 18                               |
| 6.4 Recommended Operating Conditions5                                                    | 8.3 Power Supply Recommendations   | 20                               |
| 6.5 Source or Drain Continuous Current Switch Pairs5                                     | 8.4 Layout                         |                                  |
|                                                                                          | • · · ==-,                         |                                  |
| 6.6 Source or Drain Pulsed Current5                                                      | 9 Device and Documentation Support |                                  |
|                                                                                          |                                    | 23                               |
| 6.6 Source or Drain Pulsed Current5                                                      | 9 Device and Documentation Support | 23<br>23                         |
| 6.6 Source or Drain Pulsed Current5 6.7 Electrical Characteristics (12 V Single Supply)6 | 9 Device and Documentation Support | 23<br>23                         |
| 6.6 Source or Drain Pulsed Current                                                       | 9 Device and Documentation Support | 23<br>23<br>23                   |
| 6.6 Source or Drain Pulsed Current                                                       | 9 Device and Documentation Support | 23<br>23<br>23<br>23             |
| 6.6 Source or Drain Pulsed Current                                                       | 9 Device and Documentation Support | 23<br>23<br>23<br>23             |
| 6.6 Source or Drain Pulsed Current                                                       | 9 Device and Documentation Support | 23<br>23<br>23<br>23             |
| 6.6 Source or Drain Pulsed Current                                                       | 9 Device and Documentation Support | 23<br>23<br>23<br>23<br>23       |
| 6.6 Source or Drain Pulsed Current                                                       | 9 Device and Documentation Support | 23<br>23<br>23<br>23<br>23<br>23 |

## **4 Revision History**

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2023 | *        | Initial Release |



## **5 Pin Configuration and Functions**



Figure 5-1. PW Package, 16-Pin TSSOP (Top View) Figure 5-2. RUM Package, 16-Pin WQFN (Top View)

**Table 5-1. Pin Functions** 

|               | PIN   |      | (1)                                                                                                                  |                                                                                                                                                                                                                                                             |
|---------------|-------|------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | TSSOP | WQFN | TYPE <sup>(1)</sup>                                                                                                  | DESCRIPTION                                                                                                                                                                                                                                                 |
| D1            | 2     | 16   | I/O                                                                                                                  | Drain pin 1. Can be an input or output.                                                                                                                                                                                                                     |
| D2            | 15    | 13   | I/O                                                                                                                  | Drain pin 2. Can be an input or output.                                                                                                                                                                                                                     |
| D3            | 10    | 8    | I/O                                                                                                                  | Drain pin 3. Can be an input or output.                                                                                                                                                                                                                     |
| D4            | 7     | 5    | I/O                                                                                                                  | Drain pin 4. Can be an input or output.                                                                                                                                                                                                                     |
| GND           | 5     | 3    | Р                                                                                                                    | Ground (0 V) reference.                                                                                                                                                                                                                                     |
| N.C.          | 12    | 10   | _                                                                                                                    | No internal connection. Can be shorted to GND or left floating                                                                                                                                                                                              |
| S1            | 3     | 1    | I/O                                                                                                                  | Source pin 1. Can be an input or output.                                                                                                                                                                                                                    |
| S2            | 14    | 12   | I/O                                                                                                                  | Source pin 2. Can be an input or output.                                                                                                                                                                                                                    |
| S3            | 11    | 9    | I/O                                                                                                                  | Source pin 3. Can be an input or output.                                                                                                                                                                                                                    |
| S4            | 6     | 4    | I/O                                                                                                                  | Source pin 4. Can be an input or output.                                                                                                                                                                                                                    |
| SEL1          | 1     | 15   | I                                                                                                                    | Logic control input 1, has internal pull-down resistor. Controls channel 1 state as provided in Table 7-1.                                                                                                                                                  |
| SEL2          | 16    | 14   | I                                                                                                                    | Logic control input 2, has internal pull-down resistor. Controls channel 2 state as provided in Table 7-1.                                                                                                                                                  |
| SEL3          | 9     | 7    | I                                                                                                                    | Logic control input 3, has internal pull-down resistor. Controls channel 3 state as provided in Table 7-1.                                                                                                                                                  |
| SEL4          | 8     | 6    | I                                                                                                                    | Logic control input 4, has internal pull-down resistor. Controls channel 4 state as provided in Table 7-1.                                                                                                                                                  |
| VDD           | 13    | 11   | Р                                                                                                                    | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD and GND                                                                        |
| vss           | 4     | 2    | Р                                                                                                                    | Negative power supply. This pin is the most negative power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1µF to 10 µF between VSS and GND. In single-supply applications, this pin should be connected to ground. |
| Thermal Pad — |       | _    | The thermal exposed pad is connected internally. It is recommended that the pad be tied to VSS for best performance. |                                                                                                                                                                                                                                                             |

<sup>(1)</sup> I = input, O = output, I/O = input and output, P = power.



## **6 Specifications**

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                                         |                                             | MIN                  | MAX                                   | UNIT |
|-----------------------------------------|---------------------------------------------|----------------------|---------------------------------------|------|
| V <sub>DD</sub> – V <sub>SS</sub>       |                                             |                      | 53                                    | V    |
| $V_{DD}$                                | Supply voltage                              | -0.5                 | 53                                    | V    |
| V <sub>SS</sub>                         |                                             | -32                  | 0.5                                   | V    |
| V <sub>SEL</sub> - V <sub>SS</sub>      | Logic Supply Voltage                        | -0.5                 | 53                                    | V    |
| I <sub>SEL</sub>                        | Logic control input pin current (SEL pins)  | -30                  | 30                                    | mA   |
| V <sub>S</sub> or V <sub>D</sub>        | Source or drain voltage (Sx, Dx)            | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5                  | V    |
| I <sub>IK</sub>                         | Diode clamp current <sup>(3)</sup>          | -30                  | 30                                    | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx) |                      | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA   |
| T <sub>A</sub>                          | Ambient temperature                         | -55                  | 150                                   | °C   |
| T <sub>stg</sub>                        | Storage temperature                         | -65                  | 150                                   | °C   |
| TJ                                      | Junction temperature                        |                      | 150                                   | °C   |
| P <sub>tot</sub>                        | Total power dissipation                     |                      | 1650                                  | mW   |

- (1) Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.
- (4) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications.

#### 6.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |
|                    |                         | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Thermal Information

|                       |                                              | TMU       |            |      |
|-----------------------|----------------------------------------------|-----------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RUM (QFN) | PW (TSSOP) | UNIT |
|                       |                                              | 16 PINS   | 16 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | TBD       | TBD        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | TBD       | TBD        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | TBD       | TBD        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | TBD       | TBD        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | TBD       | TBD        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | TBD       | TBD        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                | MIN             | NOM MAX                        | UNIT |
|-----------------------------------------|----------------------------------------------------------------|-----------------|--------------------------------|------|
| $V_{DD} - V_{SS}$ (1)                   | Power supply voltage differential                              | 4.5             | 50                             | V    |
| $V_{DD}$                                | Positive power supply voltage                                  | 4.5             | 50                             | V    |
| V <sub>S</sub> or V <sub>D</sub>        | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$                       | V    |
| V <sub>SEL</sub> - V <sub>SS</sub>      | Logic Supply Voltage                                           | 0               | 44                             | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)                     |                 | I <sub>DC</sub> <sup>(2)</sup> | mA   |
| T <sub>A</sub>                          | Ambient temperature                                            | -40             | 125                            | °C   |

- $V_{DD}$  and  $V_{SS}$  can be any value as long as 4.5 V  $\leq$  ( $V_{DD} V_{SS}$ )  $\leq$  50 V, and the minimum  $V_{DD}$  is met. Refer to *Source or Drain Continuous Current* table for  $I_{DC}$  specifications.

#### 6.5 Source or Drain Continuous Current Switch Pairs

| (         | CONTINUOUS CURRENT PER C | HANNEL (I <sub>DC</sub> ) | T <sub>A</sub> = 25°C | 25°C Τ <sub>Δ</sub> = 50°C | T <sub>A</sub> = 85°C | T <sub>Δ</sub> = 125°C | UNIT   |
|-----------|--------------------------|---------------------------|-----------------------|----------------------------|-----------------------|------------------------|--------|
| PACKAGE   | TEST CONDITIONS          | Pins                      | 1A - 25 C             | 1A - 50 C                  | 1A - 65 C             | 1A - 125 C             | ONII   |
|           |                          | 1 Channel                 | 470                   | 432                        | 153                   | 119                    |        |
| PW        | VSS to VDD -2.5 V        | 2 Channels                | 390                   | 306                        | 119                   | 119                    | mA     |
| (TSSOP)   |                          | 3 Channels                | 318                   | 250                        | 119                   | 80                     | , IIIA |
|           |                          | 4 Channels                | 276                   | 216                        | 119                   | 69                     |        |
|           | VSS to VDD -2.5 V        | 1 Channel                 | 470                   | 406                        | 144                   | 119                    |        |
| DUM (OEN) |                          | 2 Channels                | 366                   | 287                        | 119                   | 92                     | mΛ     |
| KUW (QFN) |                          | 3 Channels                | 299                   | 235                        | 119                   | 75                     | mA     |
|           |                          | 4 Channels                | 259                   | 203                        | 119                   | 65                     |        |

## **6.6 Source or Drain Pulsed Current**

Pulsed at 1 ms, 10% duty cycle

| PULSE      | CURRENT PER CHANNEL (I <sub>DC</sub> ) | T <sub>Δ</sub> = 25°C | T <sub>A</sub> = 50°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C | UNIT |
|------------|----------------------------------------|-----------------------|-----------------------|-----------------------|------------------------|------|
| PACKAGE    | TEST CONDITIONS                        | 1A - 25 C             |                       |                       |                        | ONII |
| PW (TSSOP) | VSS to VDD - 2.5 V                     | 470                   | 470                   | 440                   | 200                    | mA   |
| RUM (QFN)  | VSS to VDD - 2.5 V                     | 470                   | 470                   | 410                   | 190                    | mA   |



## 6.7 Electrical Characteristics (12 V Single Supply)

 $V_{DD}$  = +12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +12 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS                                                                                        | T <sub>A</sub>  | MIN   | TYP    | MAX  | UNIT |
|-----------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-------|--------|------|------|
| ANALOG                | SWITCH                                    |                                                                                                        |                 |       |        |      |      |
|                       |                                           |                                                                                                        | 25°C            |       | 1.35   | 1.65 |      |
| R <sub>ON</sub>       | On-resistance                             | $V_S = 3 \text{ V to } 7.8 \text{ V}$<br>$I_D = -10 \text{ mA}$                                        | –40°C to +85°C  |       |        | 2.15 | Ω    |
|                       |                                           | 10 11 11                                                                                               | -40°C to +125°C |       |        | 2.45 |      |
| ΔR <sub>ON</sub>      | On-resistance mismatch between channels   | $V_S = 3 \text{ V to } 7.8 \text{ V}$<br>$I_D = -10 \text{ mA}$                                        | 25°C            |       | 0.1    |      | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $V_S = 3 \text{ V to } 7.8 \text{ V}$<br>$I_D = -10 \text{ mA}$                                        | 25°C            |       | 0.01   |      | Ω    |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA                                                          | -40°C to +125°C |       | 0.008  |      | Ω/°C |
|                       |                                           | V - 12 V V - 0 V                                                                                       | 25°C            | -0.25 | 0.0035 | 0.25 |      |
|                       | Course off looks are assume wh(1)         | $V_{DD}$ = 12 V, $V_{SS}$ = 0 V<br>Switch state is off                                                 | -40°C to +50°C  | -0.5  |        | 0.5  | nA   |
| I <sub>S(OFF)</sub>   | Source off leakage current <sup>(1)</sup> | V <sub>S</sub> = 1 V / 10 V<br>V <sub>D</sub> = 10 V / 1 V                                             | –40°C to +85°C  | -0.75 |        | 0.75 |      |
|                       |                                           |                                                                                                        | -40°C to +125°C | -12.5 |        | 12.5 |      |
|                       | Drain off leakage current <sup>(1)</sup>  | $V_{DD}$ = 12 V, $V_{SS}$ = 0 V<br>Switch state is off<br>$V_{S}$ = 1 V / 10 V<br>$V_{D}$ = 10 V / 1 V | 25°C            | -0.25 | 0.0027 | 0.25 | nA   |
|                       |                                           |                                                                                                        | -40°C to +50°C  | -0.5  |        | 0.5  |      |
| I <sub>D(OFF)</sub>   |                                           |                                                                                                        | -40°C to +85°C  | -0.75 |        | 0.75 |      |
|                       |                                           |                                                                                                        | -40°C to +125°C | -12.5 |        | 12.5 |      |
|                       |                                           |                                                                                                        | 25°C            | -0.5  | 0.0041 | 0.5  |      |
| I <sub>S(ON)</sub>    | Channel on leakage current <sup>(2)</sup> | V <sub>DD</sub> = 12 V, V <sub>SS</sub> = 0 V<br>Switch state is on                                    | -40°C to +50°C  | -0.6  |        | 0.6  | nΛ   |
| $I_{D(ON)}$           | Channel on leakage current                | $V_S = V_D = 1 \text{ V or } 10 \text{ V}$                                                             | -40°C to +85°C  | -0.75 |        | 0.75 | nA   |
|                       |                                           |                                                                                                        | -40°C to +125°C | -7    |        | 7    |      |
| POWER S               | SUPPLY                                    |                                                                                                        | ·               |       |        |      |      |
|                       |                                           |                                                                                                        | 25°C            |       | 30     | 42   |      |
| $I_{DDQ}$             | V <sub>DD</sub> quiescent supply current  | V <sub>DD</sub> = 12 V, V <sub>SS</sub> = 0 V<br>All switches OFF                                      | -40°C to +85°C  |       |        | 55   | μΑ   |
|                       |                                           | All SWILOHES OF I                                                                                      | -40°C to +125°C |       |        | 70   |      |
|                       |                                           |                                                                                                        | 25°C            |       | 400    | 500  |      |
| $I_{DD}$              | V <sub>DD</sub> supply current            | V <sub>DD</sub> = 12 V, V <sub>SS</sub> = 0 V<br>All switches ON                                       | –40°C to +85°C  |       |        | 525  | μA   |
|                       |                                           |                                                                                                        | -40°C to +125°C |       |        | 550  |      |

When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

<sup>(1)</sup> (2) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



## 6.8 Switching Characteristics (12 V Single Supply)

 $V_{DD}$  = +12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +12 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                                           | PARAMETER                         | TEST CONDITIONS                                                                                                           | T <sub>A</sub>  | MIN | TYP    | MAX | UNIT |
|-------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------|
|                                           |                                   |                                                                                                                           | 25°C            |     | 2.2    | 2.5 | μs   |
| t <sub>ON</sub>                           | Turn-on time from control input   | $V_S = 8 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                            | -40°C to +85°C  |     |        | 3   | μs   |
|                                           |                                   | 11( 300 Ω, Θ[ - 30 μ]                                                                                                     | -40°C to +125°C |     |        | 3.5 | μs   |
|                                           |                                   |                                                                                                                           | 25°C            |     | 1.8    | 2.2 | μs   |
| t <sub>OFF</sub>                          | Turn-off time from control input  | $V_S = 8 V$<br>$R_L = 300 \Omega, C_L = 35 pF$                                                                            | –40°C to +85°C  |     |        | 2.5 | μs   |
|                                           |                                   | 11t_ 000 12, OL 00 pi                                                                                                     | -40°C to +125°C |     |        | 3   | μs   |
|                                           |                                   |                                                                                                                           | 25°C            |     | 320    |     | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay      | $V_S = 8 \text{ V},$<br>$R_1 = 300 \Omega, C_1 = 35 \text{ pF}$                                                           | –40°C to +85°C  | 125 |        |     | ns   |
|                                           |                                   | 11t_ 000 12, OL 00 pi                                                                                                     | -40°C to +125°C | 125 |        |     | ns   |
| Q <sub>INJ</sub>                          | Charge injection                  | V <sub>S</sub> = 6 V, C <sub>L</sub> = 100 pF                                                                             | 25°C            |     | 4      |     | рC   |
| O <sub>ISO</sub>                          | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6 V, f<br>= 100 kHz                         | 25°C            |     | -100   |     | dB   |
| O <sub>ISO</sub>                          | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6 V, f<br>= 1 MHz                           | 25°C            |     | -70    |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6 V, f<br>= 100 kHz                         | 25°C            |     | -114   |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6 V, f<br>= 1 MHz                           | 25°C            |     | -100   |     | dB   |
| BW                                        | –3dB Bandwidth                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6 V                                         | 25°C            |     | 150    |     | MHz  |
| IL                                        | Insertion loss                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6 V, f<br>= 1 MHz                           | 25°C            |     | -0.095 |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio   | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 5 pF,<br>f = 1 MHz          | 25°C            |     | -60    |     | dB   |
| THD+N                                     | Total Harmonic Distortion + Noise | $V_{PP} = 12 \text{ V}, V_{BIAS} = 6 \text{ V}$ $R_L = 110 \Omega$ , $C_L = 5 \text{ pF}$ , $f = 20 \text{ Hz}$ to 20 kHz | 25°C            |     | 0.005  |     | %    |
| C <sub>S(OFF)</sub>                       | Source off capacitance to ground  | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                           | 25°C            |     | 43     |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance to ground   | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                           | 25°C            |     | 43     |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance to ground          | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                           | 25°C            |     | 37     |     | pF   |



## 6.9 Electrical Characteristics (±15 V Dual Supply)

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = -15 V ±10% GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +15 V,  $V_{SS}$  = -15 V,  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS                                                        | T <sub>A</sub>  | MIN   | TYP    | MAX  | UNIT       |
|-----------------------|-------------------------------------------|------------------------------------------------------------------------|-----------------|-------|--------|------|------------|
| ANALOG                | SWITCH                                    |                                                                        | •               |       |        |      |            |
|                       |                                           |                                                                        | 25°C            |       | 1.35   | 1.65 |            |
| R <sub>ON</sub>       | On-resistance                             | $V_S = -10 \text{ V to } +10 \text{ V}$<br>$I_D = -10 \text{ mA}$      | -40°C to +85°C  |       |        | 2.15 | Ω          |
|                       |                                           | 1010 IIIA                                                              | -40°C to +125°C |       |        | 2.45 |            |
| ΔR <sub>ON</sub>      | On-resistance mismatch between channels   | $V_S = -10 \text{ V to } +10 \text{ V}$<br>$I_D = -10 \text{ mA}$      | 25°C            |       | 0.1    |      | Ω          |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $V_S = -10 \text{ V to } +10 \text{ V}$<br>$I_D = -10 \text{ mA}$      | 25°C            |       | 0.01   |      | Ω          |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA                          | -40°C to +125°C |       | 0.008  |      | Ω/°C       |
|                       |                                           | V - 16 E V V - 16 E V                                                  | 25°C            | -0.25 | 0.03   | 0.25 |            |
|                       | Source off leakage current <sup>(1)</sup> | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Switch state is off           | -40°C to +50°C  | -0.5  |        | 0.5  | <b>ω</b> Λ |
| I <sub>S(OFF)</sub>   |                                           | $V_S = +10 \text{ V} / -10 \text{ V}$                                  | –40°C to +85°C  | -1    |        | 1    | nA         |
|                       |                                           | $V_D = -10 \text{ V} / + 10 \text{ V}$                                 | -40°C to +125°C | -12.5 |        | 12.5 |            |
|                       |                                           | V - 16 E V V - 16 E V                                                  | 25°C            | -0.25 | 0.03   | 0.25 |            |
| ı                     | During #15 also we assume #(1)            | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Switch state is off           | –40°C to +50°C  | -0.5  |        | 0.5  | nA         |
| D(OFF)                | Drain off leakage current <sup>(1)</sup>  | $V_S = +10 \text{ V} / -10 \text{ V}$                                  | –40°C to +85°C  | -1    |        | 1    |            |
|                       |                                           | $V_D = -10 \text{ V} / + 10 \text{ V}$                                 | -40°C to +125°C | -12.5 |        | 12.5 |            |
|                       |                                           |                                                                        | 25°C            | -0.5  | 0.0037 | 0.5  | nA         |
| I <sub>S(ON)</sub>    | No                                        | $V_{DD} = 16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$                    | –40°C to +50°C  | -0.6  |        | 0.6  |            |
| $I_{D(ON)}$           | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 10 \text{ V}$                      | –40°C to +85°C  | -0.75 |        | 0.75 |            |
|                       |                                           |                                                                        | -40°C to +125°C | -7    |        | 7    |            |
| POWER S               | SUPPLY                                    |                                                                        |                 | '     |        |      |            |
|                       |                                           |                                                                        | 25°C            |       | 35     | 50   |            |
| $I_{DDQ}$             | V <sub>DD</sub> quiescent supply current  | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>All switches OFF              | –40°C to +85°C  |       |        | 60   | μΑ         |
|                       |                                           | All Switches Of T                                                      | -40°C to +125°C |       |        | 75   |            |
|                       |                                           |                                                                        | 25°C            |       | 425    | 475  |            |
| $I_{DD}$              | V <sub>DD</sub> supply current            | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V<br>All switches ON | -40°C to +85°C  |       |        | 550  | μΑ         |
|                       |                                           | All Switches Olv                                                       | -40°C to +125°C |       |        | 650  |            |
|                       |                                           |                                                                        | 25°C            |       | 15     | 25   |            |
| SSQ                   | V <sub>SS</sub> quiescent supply current  | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>All switches OFF              | -40°C to +85°C  |       |        | 35   | μΑ         |
|                       |                                           | All SWILCHES OF F                                                      | -40°C to +125°C |       |        | 45   |            |
|                       |                                           |                                                                        | 25°C            |       | 340    | 400  |            |
| I <sub>SS</sub>       | V <sub>SS</sub> supply current            | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V<br>All switches ON | -40°C to +85°C  |       |        | 425  | μΑ         |
|                       |                                           | All SWITCHES ON                                                        | -40°C to +125°C |       |        | 450  | •          |

- (1) When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.
- (2) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



## 6.10 Switching Characteristics (±15 V Dual Supply)

 $V_{DD} = +15 \text{ V} \pm 10\%, \ V_{SS} = -15 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$  Typical at  $V_{DD} = +15 \text{ V}, \ V_{SS} = -15 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ 

|                                           | PARAMETER                         | TEST CONDITIONS                                                                                                        | TA              | MIN | TYP  | MAX | UNIT |
|-------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
|                                           |                                   |                                                                                                                        | 25°C            |     | 2.2  | 2.5 | μs   |
| t <sub>ON</sub>                           | Turn-on time from control input   | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                        | -40°C to +85°C  |     |      | 3   | μs   |
|                                           |                                   | π. – 300 Ω, σ. – 33 μι                                                                                                 | -40°C to +125°C |     |      | 3.5 | μs   |
|                                           |                                   |                                                                                                                        | 25°C            |     | 1.8  | 2.2 | μs   |
| t <sub>OFF</sub>                          | Turn-off time from control input  | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                        | –40°C to +85°C  |     |      | 2.5 | μs   |
|                                           |                                   | 11, 000 11, 0L 00 pi                                                                                                   | -40°C to +125°C |     |      | 3   | μs   |
|                                           |                                   |                                                                                                                        | 25°C            |     | 310  |     | ns   |
| t <sub>BBM</sub>                          | Break-before-make time delay      | $V_S = 10 \text{ V},$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                       | –40°C to +85°C  | 125 |      |     | ns   |
|                                           |                                   | 11(_ 000 12, OL 00 pi                                                                                                  | -40°C to +125°C | 125 |      |     | ns   |
| Q <sub>INJ</sub>                          | Charge injection                  | V <sub>S</sub> = 0 V, C <sub>L</sub> = 100 pF                                                                          | 25°C            |     | -3   |     | рC   |
| O <sub>ISO</sub>                          | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 100 kHz                       | 25°C            | -   | -100 |     | dB   |
| O <sub>ISO</sub>                          | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                      | 25°C            |     | -74  |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 100 kHz                    | 25°C            | -   | -114 |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                      | 25°C            |     | -90  |     | dB   |
| BW                                        | –3dB Bandwidth                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V                                 | 25°C            |     | 150  |     | MHz  |
| IL                                        | Insertion loss                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                         | 25°C            | -0  | .095 |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio   | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $f$ = 1 MHz                             | 25°C            |     | -60  |     | dB   |
| THD+N                                     | Total Harmonic Distortion + Noise | $V_{PP} = 15 \text{ V}, V_{BIAS} = 0 \text{ V}$<br>$R_L = 110 \Omega$ , $C_L = 5 \text{ pF}$ ,<br>f = 20  Hz to 20 kHz | 25°C            | 0   | .005 |     | %    |
| C <sub>S(OFF)</sub>                       | Source off capacitance to ground  | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                        | 25°C            |     | 35   |     | pF   |
| C <sub>D(OFF)</sub>                       | Drain off capacitance to ground   | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                        | 25°C            |     | 35   |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance to ground          | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                        | 25°C            |     | 35   |     | pF   |



## 6.11 Electrical Characteristics (±20 V Dual Supply)

 $V_{DD}$  = +20 V ± 10%,  $V_{SS}$  = -20 V ±10%, GND = 0 V (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS                                                     | T <sub>A</sub>  | MIN   | TYP    | MAX  | UNIT |  |
|-----------------------|-------------------------------------------|---------------------------------------------------------------------|-----------------|-------|--------|------|------|--|
| ANALOG                | SWITCH                                    |                                                                     |                 |       |        |      |      |  |
|                       |                                           |                                                                     | 25°C            |       | 1.35   | 1.65 |      |  |
| R <sub>ON</sub>       | On-resistance                             | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$   | -40°C to +85°C  |       |        | 2.15 | Ω    |  |
|                       |                                           | 10 - 10 m/A                                                         | -40°C to +125°C |       |        | 2.45 |      |  |
| ΔR <sub>ON</sub>      | On-resistance mismatch between channels   | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$   | 25°C            |       | 0.1    |      | Ω    |  |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$   | 25°C            |       | 0.01   |      | Ω    |  |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA                       | -40°C to +125°C |       | 0.008  |      | Ω/°C |  |
|                       |                                           | V 22 \/ \/ 22 \/                                                    | 25°C            | -0.25 | 0.012  | 0.25 |      |  |
|                       | Source off leakage current <sup>(1)</sup> | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Switch state is off            | -40°C to +50°C  | -0.75 |        | 0.75 | nA   |  |
| I <sub>S(OFF)</sub>   |                                           | $V_S = +15 \text{ V} / -15 \text{ V}$                               | -40°C to +85°C  | -1.1  |        | 1.1  | ПА   |  |
|                       |                                           | V <sub>D</sub> = -15 V / + 15 V                                     | -40°C to +125°C | -13.5 |        | 13.5 |      |  |
|                       |                                           | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V                     | 25°C            | -0.25 | 0.012  | 0.25 |      |  |
| ı                     | Drain off leakage current <sup>(1)</sup>  | Switch state is off                                                 | -40°C to +50°C  | -0.75 |        | 0.75 | nA   |  |
| I <sub>D(OFF)</sub>   | Dialii oli leakage cuitelik 7             | $V_S = +15 \text{ V} / -15 \text{ V}$                               | -40°C to +85°C  | -1.1  |        | 1.1  |      |  |
|                       |                                           | V <sub>D</sub> = -15 V / + 15 V                                     | -40°C to +125°C | -13.5 |        | 13.5 |      |  |
|                       |                                           |                                                                     | 25°C            | -0.75 | 0.0045 | 0.75 | nA   |  |
| I <sub>S(ON)</sub>    |                                           | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V                     | -40°C to +50°C  | -1    |        | 1    |      |  |
| I <sub>D(ON)</sub>    | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 15 \text{ V}$                   | -40°C to +85°C  | -1    |        | 1    |      |  |
|                       |                                           |                                                                     | -40°C to +125°C | -8.5  |        | 8.5  |      |  |
| POWER S               | SUPPLY                                    |                                                                     | -               |       |        | '    |      |  |
|                       |                                           |                                                                     | 25°C            |       | 35     | 50   |      |  |
| $I_{DDQ}$             | V <sub>DD</sub> quiescent supply current  | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V<br>All switches OFF | –40°C to +85°C  |       |        | 60   | μΑ   |  |
|                       |                                           | 7 th switches of 1                                                  | -40°C to +125°C |       |        | 75   |      |  |
|                       |                                           |                                                                     | 25°C            |       | 425    | 475  |      |  |
| I <sub>DD</sub>       | V <sub>DD</sub> supply current            | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V<br>All switches ON  | -40°C to +85°C  |       |        | 550  | μΑ   |  |
|                       |                                           | 7 III OWILONGS OIY                                                  | -40°C to +125°C |       |        | 650  |      |  |
|                       |                                           |                                                                     | 25°C            |       | 15     | 25   |      |  |
| Issq                  | V <sub>SS</sub> quiescent supply current  | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V<br>All switches OFF | –40°C to +85°C  |       |        | 35   | μA   |  |
|                       |                                           | , iii Switteries Of I                                               | -40°C to +125°C |       |        | 45   |      |  |
|                       |                                           |                                                                     | 25°C            |       | 340    | 400  |      |  |
| I <sub>SS</sub>       | V <sub>SS</sub> supply current            | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V<br>All switches ON  | -40°C to +85°C  |       |        | 425  | -    |  |
|                       | V <sub>SS</sub> supply current            | UII SMITCHES OIA                                                    | -40°C to +125°C |       |        | 450  |      |  |

- (1) When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.
- (2) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



## 6.12 Switching Characteristics (±20 V Dual Supply)

 $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$  Typical at  $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ 

|                                            | PARAMETER                         | TEST CONDITIONS                                                                                                                        | T <sub>A</sub>  | MIN | TYP         | MAX | UNIT |
|--------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------------|-----|------|
|                                            |                                   |                                                                                                                                        | 25°C            |     | 2.2         | 2.5 | μs   |
| t <sub>ON</sub>                            | Turn-on time from control input   | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                                        | -40°C to +85°C  |     |             | 2.9 | μs   |
|                                            |                                   | Ν_ – 300 Ω, Ο_ – 33 με                                                                                                                 | -40°C to +125°C |     |             | 3.2 | μs   |
|                                            |                                   |                                                                                                                                        | 25°C            |     | 1.8         | 2.2 | μs   |
| t <sub>OFF</sub>                           | Turn-off time from control input  | n control input $\begin{vmatrix} V_S = 10 \text{ V} \\ R_L = 300 \Omega, C_L = 35 \text{ pF} \end{vmatrix}$                            |                 |     |             | 2.5 | μs   |
|                                            |                                   | π. – 300 Ω, σ. – 33 μι                                                                                                                 | -40°C to +125°C |     |             | 2.8 | μs   |
|                                            |                                   |                                                                                                                                        | 25°C            |     | 320         |     | ns   |
| t <sub>BBM</sub>                           | Break-before-make time delay      | $V_S = 10 \text{ V},$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                                       | -40°C to +85°C  | 125 |             |     | ns   |
|                                            |                                   | 11(_ 000 12, O_ 00 pi                                                                                                                  | -40°C to +125°C | 125 |             |     | ns   |
| Q <sub>INJ</sub>                           | Charge injection                  | V <sub>S</sub> = 0 V, C <sub>L</sub> = 100 pF                                                                                          | 25°C            |     | -4          |     | рС   |
| O <sub>ISO</sub>                           | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 100 kHz                                    | 25°C            |     | -100        |     | dB   |
| O <sub>ISO</sub>                           | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                      | 25°C            |     | <b>–77</b>  |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 100 kHz                                    | 25°C            |     | -110        |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                      | 25°C            |     | -100        |     | dB   |
| BW                                         | –3dB Bandwidth                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,                                                | 25°C            |     | 150         |     | MHz  |
| IL                                         | Insertion loss                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                         | 25°C            | -   | -0.095      |     | dB   |
| ACPSRR                                     | AC Power Supply Rejection Ratio   | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $f$ = 1 MHz                                             | 25°C            |     | <b>–</b> 57 |     | dB   |
| THD+N                                      | Total Harmonic Distortion + Noise | $V_{PP} = 15 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_L = 110 \Omega, C_L = 5 \text{ pF},$ $f = 20 \text{ Hz} \text{ to } 20 \text{ kHz}$ | 25°C            |     | 0.005       |     | %    |
| C <sub>S(OFF)</sub>                        | Source off capacitance to ground  | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                        | 25°C            |     | 33          |     | pF   |
| C <sub>D(OFF)</sub>                        | Drain off capacitance to ground   | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                        | 25°C            |     | 33          |     | pF   |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance to ground          | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                        | 25°C            |     | 33          |     | pF   |



## 6.13 Electrical Characteristics (+37.5 V/-12.5 V Dual Supply)

 $\begin{aligned} &V_{DD} = +37.5 \text{ V} - 10\%, \ V_{SS} = -12.5 \text{ V} - 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)} \\ &V_{DD} = +37.5 \text{ V} - 10\%, \ V_{SS} = -12.5 \text{ V}, \ T_{A} = 25^{\circ}\text{C} \ \ \text{(unless otherwise noted)} \end{aligned}$ 

|                       | PARAMETER                                 | TEST CONDITIONS                                                        | T <sub>A</sub>  | MIN   | TYP   | MAX  | UNIT |
|-----------------------|-------------------------------------------|------------------------------------------------------------------------|-----------------|-------|-------|------|------|
| ANALOG                | SWITCH                                    |                                                                        |                 |       |       |      |      |
|                       |                                           |                                                                        | 25°C            |       | 1.35  | 1.65 |      |
| R <sub>ON</sub>       | On-resistance                             | $V_S = -7.5 \text{ V to } 32.5 \text{ V}$<br>$I_D = -10 \text{ mA}$    | -40°C to +85°C  |       |       | 2.15 | Ω    |
|                       |                                           | 10 - 10 mA                                                             | -40°C to +125°C |       |       | 2.45 |      |
| ΔR <sub>ON</sub>      | On-resistance mismatch between channels   | $V_S = -7.5 \text{ V to } 32.5 \text{ V}$<br>$I_D = -10 \text{ mA}$    | 25°C            |       | 0.1   |      | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                    | $V_S = -7.5 \text{ V to } 32.5 \text{ V}$<br>$I_D = -10 \text{ mA}$    | 25°C            |       | 0.01  |      | Ω    |
| R <sub>ON DRIFT</sub> | On-resistance drift                       | $V_S = 0 \text{ V}, I_S = -10 \text{ mA}$                              | -40°C to +125°C |       | 0.008 |      | Ω/°C |
|                       |                                           | \\ - 27 E \\ \\ - 40 E \\                                              | 25°C            | -0.75 | 0.021 | 0.75 |      |
|                       | Course off looks as assumed (1)           | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>Switch state is off           | -40°C to +50°C  | -2.6  |       | 2.6  | ^    |
| I <sub>S(OFF)</sub>   | Source off leakage current <sup>(1)</sup> | $V_S = 32.5 \text{ V} / -7.5 \text{ V}$                                | -40°C to +85°C  | -3    |       | 3    | nA   |
|                       |                                           | $V_D = -7.5 \text{ V} / 32.5 \text{ V}$                                | -40°C to +125°C | -18   |       | 18   |      |
|                       |                                           | \\ - 27 E \\ \\ - 40 E \\                                              | 25°C            | -0.75 | 0.021 | 0.75 |      |
|                       | During #15 also we assume #(1)            | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>Switch state is off           | -40°C to +50°C  | -2.6  |       | 2.6  | 4    |
| D(OFF)                | Drain off leakage current <sup>(1)</sup>  | $V_S = 32.5 \text{ V} / -7.5 \text{ V}$                                | -40°C to +85°C  | -3    |       | 3    | nA   |
|                       |                                           | $V_D = -7.5 \text{ V} / 32.5 \text{ V}$                                | -40°C to +125°C | -18   |       | 18   |      |
|                       |                                           |                                                                        | 25°C            | -0.75 | 0.01  | 0.75 | nA   |
| I <sub>S(ON)</sub>    | Channel on leakage current <sup>(2)</sup> | V <sub>DD</sub> = 37.5 V, V <sub>SS</sub> = -12.5 V                    | -40°C to +50°C  | -1.2  |       | 1.2  |      |
| $I_{D(ON)}$           | Channel on leakage current                | Switch state is on $V_S = V_D = 32.5 \text{ V or } -7.5 \text{ V}$     | -40°C to +85°C  | -3    |       | 3    |      |
|                       |                                           |                                                                        | -40°C to +125°C | -10   |       | 10   |      |
| POWER S               | SUPPLY                                    |                                                                        |                 |       |       |      |      |
|                       |                                           |                                                                        | 25°C            |       | 35    | 55   |      |
| $I_{DDQ}$             | V <sub>DD</sub> quiescent supply current  | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>All switches OFF              | -40°C to +85°C  |       |       | 65   | μΑ   |
|                       |                                           | 7 6111161166 61 1                                                      | -40°C to +125°C |       |       | 80   |      |
|                       |                                           |                                                                        | 25°C            |       | 425   | 475  |      |
| $I_{DD}$              | V <sub>DD</sub> supply current            | V <sub>DD</sub> = 37.5 V, V <sub>SS</sub> = -12.5 V<br>All switches ON | -40°C to +85°C  |       |       | 550  | μΑ   |
|                       |                                           | 7 6111161150 611                                                       | -40°C to +125°C |       |       | 650  |      |
|                       |                                           |                                                                        | 25°C            |       | 20    | 30   |      |
| I <sub>SSQ</sub>      | V <sub>SS</sub> quiescent supply current  | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>All switches OFF              | -40°C to +85°C  |       |       | 40   | μΑ   |
|                       |                                           | 5                                                                      | -40°C to +125°C |       |       | 50   |      |
|                       |                                           |                                                                        | 25°C            |       | 340   | 400  |      |
| I <sub>SS</sub>       | V <sub>SS</sub> supply current            | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>All switches ON               | -40°C to +85°C  |       |       | 425  | μA   |
|                       | ,                                         | 5                                                                      | -40°C to +125°C |       |       | 450  |      |

When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



## 6.14 Switching Characteristics (+37.5 V/-12.5 V Dual Supply)

 $\begin{aligned} &V_{DD} = +37.5 \text{ V} \pm 10\%, \ V_{SS} = -12.5 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)} \\ &V_{DD} = +37.5 \text{ V} \pm 10\%, \ V_{SS} = -12.5 \text{ V}, \ T_{A} = 25^{\circ}\text{C} \ \text{(unless otherwise noted)} \end{aligned}$ 

|                                            | PARAMETER                         | TEST CONDITIONS                                                                                                        | T <sub>A</sub>  | MIN TYP | MAX | UNIT |
|--------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------|
|                                            |                                   |                                                                                                                        | 25°C            | 2.1     | 3   | μs   |
| t <sub>ON</sub>                            | Turn-on time from control input   | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                        | -40°C to +85°C  |         | 4   | μs   |
|                                            |                                   | Ν_ – 300 Ω, Ο_ – 33 μΓ                                                                                                 | -40°C to +125°C |         | 5.2 | μs   |
|                                            |                                   |                                                                                                                        | 25°C            | 1.74    | 2   | μs   |
| t <sub>OFF</sub>                           | Turn-off time from control input  | from control input $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega$ , $C_L = 35 \text{ pF}$                                  |                 |         | 2.1 | μs   |
|                                            |                                   | 11(_ 000 12, OL 00 pi                                                                                                  | -40°C to +125°C |         | 2.5 | μs   |
|                                            |                                   |                                                                                                                        | 25°C            | 350     |     | ns   |
| t <sub>BBM</sub>                           | Break-before-make time delay      | $V_S = 10 \text{ V},$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$                                                       | –40°C to +85°C  | 310     |     | ns   |
|                                            |                                   | 11(_ 000 12, OL 00 pi                                                                                                  | -40°C to +125°C | 300     |     | ns   |
| Q <sub>INJ</sub>                           | Charge injection                  | V <sub>S</sub> = 12.5 V, C <sub>L</sub> = 100 pF                                                                       | 25°C            | 6.5     |     | pC   |
| O <sub>ISO</sub>                           | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 12.5 V,<br>f = 100 kHz                   | 25°C            | -105    |     | dB   |
| O <sub>ISO</sub>                           | Off-isolation                     | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 12.5 V,<br>f = 1 MHz                     | 25°C            | -75     |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 12.5 V,<br>f = 100 kHz                   | 25°C            | -110    |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                         | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 12.5 V,<br>f = 1 MHz                     | 25°C            | -100    |     | dB   |
| BW                                         | –3dB Bandwidth                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 12.5 V,                                  | 25°C            | 150     |     | MHz  |
| IL                                         | Insertion loss                    | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 12.5 V,<br>f = 1 MHz                     | 25°C            | -0.095  |     | dB   |
| ACPSRR                                     | AC Power Supply Rejection Ratio   | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $f$ = 1 MHz                             | 25°C            | -57     |     | dB   |
| THD+N                                      | Total Harmonic Distortion + Noise | $V_{PP} = 15 \text{ V}, V_{BIAS} = 0 \text{ V}$<br>$R_L = 110 \Omega$ , $C_L = 5 \text{ pF}$ ,<br>f = 20  Hz to 20 kHz | 25°C            | 0.005   |     | %    |
| C <sub>S(OFF)</sub>                        | Source off capacitance to ground  | V <sub>S</sub> = 12.5 V, f = 1 MHz                                                                                     | 25°C            | 55      |     | pF   |
| C <sub>D(OFF)</sub>                        | Drain off capacitance to ground   | V <sub>S</sub> = 12.5 V, f = 1 MHz                                                                                     | 25°C            | 55      |     | pF   |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance to ground          | V <sub>S</sub> = 12.5 V, f = 1 MHz                                                                                     | 25°C            | 35      |     | pF   |



## 6.15 Typical Characteristics

at T<sub>A</sub> = 25°C (unless otherwise noted)





Figure 6-2. On-Resistance vs Source or Drain Voltage



Figure 6-3. Leakage Current vs Bias Voltage



Figure 6-4. Charge Injection vs Source Voltage



## 7 Detailed Description

#### 7.1 Overview

TMUX7612 is a 1:1 (SPST), 4-channel switch. This device has four independently selectable single-pole, single-throw switches that are turned-on or turned-off based on the state of the corresponding select pin. This device works well with dual supplies, a single supply, or asymmetric supplies such as  $V_{DD} = 37.5 \text{ V}$ ,  $V_{SS} = -12.5 \text{ V}$ .

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Bidirectional Operation

The TMUX7612 conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has similar characteristics in both directions and supports both analog and digital signals.

#### 7.3.2 Rail-to-Rail Operation

The valid signal path input and output voltage for TMUX7612 ranges from  $V_{SS}$  to  $V_{DD}$ .

#### 7.3.3 1.8 V Logic Compatible Inputs

The TMUX7612 has 1.8-V logic compatible control for all logic control inputs. 1.8-V logic level inputs allows the TMUX7612 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations, refer to Simplifying Design with 1.8 V logic Muxes and Switches.

#### 7.3.4 Flat On-Resistance

The TMUX7612 is designed with a special switch architecture to produce ultra-flat on-resistance (RON) across most of the switch input operating region. The flat RON response allows the device to be used in precision applications since the RON is controlled regardless of the signals sampled. The architecture is implemented without a charge pump so unwanted noise is not produced from the device to affect sampling accuracy.

This architecture also keeps RON the same regardless of the supply voltage. The flattest on-resistance region extends roughly from 3 V above VSS to 3 V below VDD. As long as this headroom is maintained, the TMUX7612 exhibits an extremely linear response.



#### 7.3.5 Power-Up Sequence Free

The TMUX7612 supports any power up sequencing. With the supply rails (VDD and VSS), any rail can be powered on first. Similarly, when powering down the supply rails can be powered down in any order.

#### 7.3.6 Ultra-Low Charge Injection

The TMUX7612 contains specialized architecture to significantly reduce charge injection, which is consistent across supply and bias conditions. The result is a dramatic drop in AC noise when switching compared to other low on-resistance multiplexers or switches.



Figure 7-1. Charge Injection vs Source Voltage

#### 7.3.7 Ultra-Low Leakage Current

The TMUX7612 provides extremely low on-leakage and off-leakage currents. This device is capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. Figure 7-2 shows typical leakage currents of the TMUX7612 devices versus source or drain voltage at  $V_{DD}$  = 32.5 V,  $V_{SS}$  = -12.5 V and 50°C. The typical performance seen here is less than 0.2 nA at 50°C, which enables the TMUX7612 to be used in a wide array of precision applications.



Figure 7-2. Leakage Current at 50°C vs Bias Voltage



#### 7.4 Device Functional Modes

The TMUX7612 has four independently selectable single-pole, single-throw switches that are turned-on or turned-off based on the state of the corresponding select pin. The control pins operate down to 1.8 V logic and can be as high as 44 V.

The TMUX7612 devices can be operated without any external components except for the supply decoupling capacitors. The SELx pins have internal pull-down resistors.

#### 7.4.1 Truth Tables

Table 7-1 provides the truth table for TMUX7612.

Table 7-1. TMUX7612 Truth Table

| SEL x <sup>(1)</sup> | CHANNEL x     |  |  |  |  |
|----------------------|---------------|--|--|--|--|
| 0                    | Channel x OFF |  |  |  |  |
| 1                    | Channel x ON  |  |  |  |  |

(1) x denotes 1, 2, 3, or 4 for the corresponding channel.



## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TMUX7612 is a part of the precision switches and multiplexers family of devices. The device operates with dual supplies ( $\pm 4.5 \text{ V}$  to  $\pm 25 \text{ V}$ ), a single supply (4.5 V to 50 V), or asymmetric supplies (such as  $V_{DD} = 37.5 \text{ V}$ ,  $V_{SS} = -12.5 \text{ V}$ ), and offers a true rail-to-rail input and output signal range. The TMUX7612 offers a low R<sub>ON</sub>, low on and off leakage currents and ultra-low charge injection performance. These features make the TMUX7612 a great option for high-performance and high-voltage industrial applications.

## 8.2 Typical Application

New generation LCD test equipment often requires simultaneous high-precision, high-voltage, multi-channel measurement capabilities and minimum channel-to-channel variation during measurement.

In LCD test systems, the parametric measurement unit (PMU) is tasked to measure device (DUT) LCD driver parametric information in terms of voltage and current. To measure current, voltage is applied at the DUT pin. To measure voltage, current is applied at the DUT pin. A 4-channel SPST switch can be used to select appropriate signals in the feedback path and measurement path in the two measurement modes. The PMU typically supports a voltage range of -12 V to 35 V and can be any combination of high or low current. An appropriate switch like the TMUX7612 with low on-resistance works well in these applications to increase the capability of higher current and even PMU ganging where multiple PMU channels are connected in parallel, allowing for a higher current output. Figure 8-1 shows a simplified diagram of such an implementation. The extremely flat on-resistance profile reduced the IR drop variation across the switch, enabling a much more streamlined calibration.

For calibration and diagnostics, the LCD test equipment also includes signals routed to the input path to confirm the system is calibrated across the life of a product or after installation. The multiplexer connects the selected signal to the appropriate pin. The TMUX7612 devices with very low RON (1.35  $\Omega$  typical) and on-leakage current (1 nA maximum) allows these devices to be used in precision measurement applications providing rail-to-rail operation suitable for high voltage testing.





Figure 8-1. PMU Ganging Multiple Channels in Parallel

#### 8.2.1 Detailed Design Procedure

Figure 8-1 shows one example of how two TMUX7612 can be used to gang two PMU channels together for higher current serial measurements while keeping the option for lower current parallel measurements. Here, switches S1 and S2 are used to gang the output current of the two force amplifiers in parallel to achieve a higher current output. The measure current amplifiers sense the current over the shunt resistors as a feedback to the force amplifier. S3 and S4 are used to select the DUT (device under test) channel. S7 and S8 are switched so that the correct DUT channel voltage can be measured by the measure voltage amplifier. Finally, S5 and S6 can be used when S1, S2, S3, and S4 are open to force current on both DUT channels in parallel if the higher current is not needed. This is only a two PMU channel solution but the amount of channels can be increased to any number by adding more switches.

The TMUX7612 can support 1.8-V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. All inputs to the switch must fall within the recommend operating conditions of the TMUX7612 including signal range and continuous current. For this design with a positive supply of 37.5 V on  $V_{DD}$ , and a negative supply of -12.5 V on  $V_{SS}$ , the signal range can be 37.5 V to -12.5 V. For the best linear performance, the signal range should be held within a 3 V headroom below the positive and above the negative supplies. The maximum continuous current ( $I_{DC}$ ) can be up to 300 mA as shown in the *Recommended Operating Conditions* table for wide-range current measurement.

#### 8.2.2 Design Requirements

For this design example, use the parameters listed in Table 8-1.

**Table 8-1. Design Parameters** 

| PARAMETERS                       | VALUES                                           |  |  |  |  |
|----------------------------------|--------------------------------------------------|--|--|--|--|
| Supply (V <sub>DD</sub> )        | 37.5 V                                           |  |  |  |  |
| Supply (V <sub>SS</sub> )        | –12.5 V                                          |  |  |  |  |
| Input / Output signal range      | -12.5 V to 37.5 V (Rail-to-Rail operation)       |  |  |  |  |
| input / Output signal range      | –10 V to 32.5 V (Best performance with headroom) |  |  |  |  |
| Max current through each channel | 300 mA                                           |  |  |  |  |
| Control logic thresholds         | 1.8 V compatible                                 |  |  |  |  |



#### 8.2.3 Application Curve

TMUX7612 has excellent linearity, leakage, and charge injection performance making them an excellent choice to minimize noise and offset errors for precision applications and very low current range measurements.



#### 8.3 Power Supply Recommendations

The TMUX7612 device operates across a wide supply range of  $\pm 4.5$  V to  $\pm 25$  V (4.5 V to 50 V in single-supply mode). The device also perform well with asymmetrical supplies such as  $V_{DD} = 12$  V and  $V_{SS} = -5$  V.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F at both the V<sub>DD</sub> and V<sub>SS</sub> pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always make sure a solid ground (GND) connection is established before supplies are ramped.



#### 8.4 Layout

#### 8.4.1 Layout Guidelines

When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 8-5 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.



Figure 8-5. Trace Example

Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

Figure 8-6 shows an example of a PCB layout with the TMUX7612.

Some key considerations are:

- For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD/VSS and GND. We recommend a 0.1 μF and 1 μF capacitor, placing the lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage.
- Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.
- Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes.

#### 8.4.2 Layout Example







Figure 8-6. TMUX7612 Layout Example



## 9 Device and Documentation Support

#### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, When to Replace a Relay with a Multiplexer application brief
- Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief
- Texas Instruments, Sample & Hold Glitch Reduction for Precision Outputs Reference Design reference guide
- Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief
- Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application note
- Texas Instruments, QFN/SON PCB Attachment application note

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## 10.1 Tape and Reel Information



# **TAPE DIMENSIONS** Ф B0 ▼ Ф

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PTMUX7612PWR  | TSSOP           | PW                 | 16   | 3000 | 330                      | 12.4                     | 6.90       | 5.60       | 1.60       | 8          | 12        | Q1               |
| PTMUX7612RUMR | WQFN            | RUM                | 16   | 3000 | 330                      | 12.4                     | 4.25       | 4.25       | 1.15       | 8          | 12        | Q2               |





| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PTMUX7612PWR  | TSSOP        | PW              | 16   | 3000 | 367         | 367        | 35          |
| PTMUX7612RUMR | WQFN         | RUM             | 16   | 3000 | 360         | 360        | 36          |



#### 10.2 Mechanical Data

**PW0016A** 

## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
   Reference JEDEC registration MO-153.





#### **EXAMPLE BOARD LAYOUT**

## **PW0016A**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





## **EXAMPLE STENCIL DESIGN**

## **PW0016A**

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE → 16X (1.5) -SYMM (R0.05) TYP 16 16X (0.45) SYMM 14X (0.65) (5.8) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE: 10X 4220204/A 02/2017

NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  9. Board assembly site may have different recommendations for stencil design.





**RUM0016E** 



#### **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





## **EXAMPLE BOARD LAYOUT**

## **RUM0016E**

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





## **EXAMPLE STENCIL DESIGN**

## **RUM0016E**

WQFN - 0.8 mm max height



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



www.ti.com 7-Dec-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------|
| PTMUX7612PWR     | ACTIVE | TSSOP        | PW                 | 16   | 3000           | TBD      | Call TI                       | Call TI       | -40 to 125   |                      | Samples |
| PTMUX7612RUMR    | ACTIVE | WQFN         | RUM                | 16   | 3000           | TBD      | Call TI                       | Call TI       | -40 to 125   |                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Dec-2023



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



4 x 4, 0.65 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated