APPENDIX A

Estimating MOSFET Parameters from the Data Sheet
(Equivalent Capacitances, Gate Charge, Gate Threshold Voltage,
Miller Plateau Voltage, Internal Gate Resistance, Maximum Dv/Dt)

In this example, the equivalent $C_{GS}$, $C_{GD}$, and $C_{DS}$ capacitances, total gate charge, the gate threshold voltage and Miller plateau voltage, approximate internal gate resistance, and dv/dt limits of an IRFP450 MOSFET will be calculated. A representative diagram of the device in a ground referenced gate drive application is pictured below.

![Diagram of IRFP450 MOSFET in ground referenced gate drive application](image)

The following application information are given to carry out the necessary calculations:

- $V_{DS,OFF}=380$V: the nominal drain-to-source off state voltage of the device.
- $I_D=5$A: the maximum drain current at full load.
- $T_J=100$°C: the operating junction temperature.
- $V_{DRV}=13$V: the amplitude of the gate drive waveform.
- $R_{GATE}=5\Omega$: the external gate resistance.
- $R_{LO}=R_{HI}=5\Omega$: the output resistances of the gate driver circuit.

**A1. Capacitances**

The data sheet of the IRFP450 gives the following capacitance values:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_{iss}$</td>
<td>2600 pF</td>
<td>$V_{GS}=0$V</td>
</tr>
<tr>
<td>$C_{oss}$</td>
<td>720 pF</td>
<td>$V_{DS}=25$V</td>
</tr>
<tr>
<td>$C_{ris}$</td>
<td>340 pF</td>
<td>$f=1.0$MHz See Figure 5</td>
</tr>
</tbody>
</table>

Using these values as a starting point, the average capacitances for the actual application can be estimated as:
Equations:

\[
C_{RSS,ave} = 2 \cdot C_{RSS,spec} \cdot \sqrt{\frac{V_{DS,spec}}{V_{DS,off}}}
\]

\[
C_{OSS,ave} = 2 \cdot C_{OSS,spec} \cdot \sqrt{\frac{V_{DS,spec}}{V_{DS,off}}}
\]

Numerical Example:

\[
C_{RSS,ave} = 2 \cdot 340pF \cdot \sqrt{\frac{25V}{380V}} = 174pF
\]

\[
C_{OSS,ave} = 2 \cdot 720pF \cdot \sqrt{\frac{25V}{380V}} = 369pF
\]

The physical capacitor values can be obtained from the basic relationships:

\[
C_{GD} = C_{RSS,ave}
\]

\[
C_{GS} = C_{ISS} - C_{RSS}
\]

\[
C_{DS} = C_{OSS,ave} - C_{RSS,ave}
\]

Notice that \(C_{GS}\) is calculated from the original data sheet values. Within one equation, it is important to use capacitor values which are measured under the same test conditions. Also keep in mind that \(C_{GS}\) is constant, it is not voltage dependent. On the other hand, \(C_{GD}\) and \(C_{DS}\) capacitors are strongly non-linear and voltage dependent. Their highest value is at or near 0V and rapidly decreasing as the voltage increases across the gate-to-drain and drain-to-source terminals respectively.

A2. Gate charge

The worst case gate charge numbers for a particular gate drive amplitude, drain current level, and drain off state voltage are given in the IRFP450 data sheet.

<table>
<thead>
<tr>
<th>(Q_G)</th>
<th>Total Gate Charge</th>
<th>(V_{DS}=400V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Q_{GS})</td>
<td>Gate-to-Source Charge</td>
<td>150 nC</td>
</tr>
<tr>
<td>(Q_{gd})</td>
<td>Gate-to-Drain (&quot;Miller&quot;) Charge</td>
<td>20 nC</td>
</tr>
</tbody>
</table>

Correcting for a different gate drive amplitude is simple using the typical Total Gate Charge curve as illustrated on the left.

Starting from the 13V gate-to-source voltage on the left hand side, find the corresponding drain-to-source voltage curve (interpolate if not given exactly), then read the total gate charge value on the horizontal axes.

If a more accurate value is required, the different gate charge components must be determined individually. The gate-to-source charge can be estimated from the curve on the left, only the correct Miller plateau level must be known. The Miller charge can be calculated from the \(C_{RSS,AVE}\) value obtained in A1. Finally, the over drive charge component – raising the gate-to-source voltage from the Miller plateau to the final amplitude – should be estimated from the graph on the left again.
A3. Gate threshold and Miller plateau voltages

As it was already shown in A2, and will be demonstrated later, several MOSFET switching characteristic are influenced by the actual value of the gate threshold and Miller plateau voltages. In order to calculate the Miller plateau voltage, one possibility would be to use the gate-to-source threshold voltage ($V_{TH}$) and transconductance ($g_{fs}$) of the MOSFET as listed in the data sheet.

<table>
<thead>
<tr>
<th>$V_{GS(0)}$</th>
<th>Gate Threshold Voltage</th>
<th>2.0</th>
<th>—</th>
<th>4.0</th>
<th>V</th>
<th>$V_{DS}=V_{GS}$, $I_D=250\mu A$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$g_{fs}$</td>
<td>Forward Transconductance</td>
<td>9.3</td>
<td>—</td>
<td>—</td>
<td>S</td>
<td>$V_{DS}=50V$, $I_D=8.4A$ @</td>
</tr>
</tbody>
</table>

Unfortunately, the threshold is not very well defined and the listed $g_{fs}$ is a small signal quantity. A more accurate method to obtain the actual $V_{TH}$ and Miller plateau voltages is to use the Typical Transfer Characteristics curves of the data sheet.

From the same temperature curve, pick two easy to read points and note the corresponding drain currents and gate-to-source voltages. Select the drain current values to correspond to vertical grid lines of the graph, that way the currents can be read accurately. Then follow the intersections to the horizontal axes and read the gate-to-source voltages. Starting with the drain currents will result in higher accuracy because the gate-to-source voltage is on a linear scale as opposed to the logarithmic scale in drain current. It is easier to estimate $V_{GS1}$ and $V_{GS2}$ on the linear scale therefore the potential errors are much smaller.

For this example, using the 150°C curve:

$I_{D1} = 3A$
$V_{GS1} = 4.13V$
$I_{D2} = 20A$
$V_{GS2} = 5.67V$

The gate threshold and Miller Plateau voltages can be calculated as:

$I_{D1} = K \cdot (V_{GS1} - V_{TH})^2$
$I_{D2} = K \cdot (V_{GS2} - V_{TH})^2$

$V_{TH} = \frac{V_{GS1} \cdot \sqrt{I_{D2}} - V_{GS2} \cdot \sqrt{I_{D1}}}{\sqrt{I_{D2}} - \sqrt{I_{D1}}}$

$K = \frac{I_{D1}}{(V_{GS1} - V_{TH})^2}$

$V_{GS, Miller} = V_{TH} + \frac{I_{LOAD}}{K}$

$V_{TH} = \frac{4.13V \cdot \sqrt{20A} - 5.67V \cdot \sqrt{3A}}{\sqrt{20A} - \sqrt{3A}} = 3.157V$

$K = \frac{3A}{(4.13V - 3.157V)^2} = 3.169$

$V_{GS, Miller} = 3.157V + \frac{5A}{3.169} = 4.413V$
These values correspond to 150°C junction temperature, because the 150°C curve from the Typical Transfer Characteristics was used. Due to the substantial temperature coefficient of the threshold voltage, the results have to be corrected for the 100°C operating junction temperature in this application. The gate threshold voltage and the Miller plateau voltage level must be adjusted by:

$$\Delta V_{\text{ADJ}} = (T_j - 150^\circ\text{C}) \cdot TC$$  
$$\Delta V_{\text{ADJ}} = (100^\circ\text{C} - 150^\circ\text{C}) \cdot \left(-0.007 \frac{V}{^\circ\text{C}}\right) = +0.35V$$

A4. **Internal gate resistance**

Another interesting parameter is the internal gate mesh resistance ($R_{\text{G,I}}$), which is not defined in the data sheet. This resistance is an equivalent value of a distributed resistor network connecting the gates of the individual MOSFET transistor cells in the device. Consequently, the gate signal distribution within a device looks and behaves very similar to a transmission line. This results in different switching times of the individual MOSFET cells within a device depending on the cells distance from the bound pad of the gate connection.

The most reliable method to determine $R_{\text{G,I}}$ is to measure it with an impedance bridge. The measurement is identical to the ESR measurement of capacitors which is routinely carried out in the lab. For this measurement the source and drain terminals of the MOSFET are shorted together. The impedance analyzer should be set to $R_S$-$C_S$ or if it is available $R_S$-$C_S$-$L_S$ equivalent circuit to yield the component values of the equivalent gate resistor, $R_{\text{G,I}}$, the MOSFET's input capacitance, $C_{\text{ISS}}$ and the series parasitic inductance of the device, all connected in series.

For this example, the equivalent component values of an IRFP450 were measured by an HP4194 impedance analyzer. The internal gate resistance of the device was determined as $R_{\text{G,I}}=1.6\,\Omega$. The equivalent inductance was measured at 12.9nH and the input capacitance was 5.85nF.

A5. **dv/dt limit**

MOSFET transistors are susceptible to dv/dt induced turn-on only when their drain-to-source voltage rises rapidly. Fundamentally, the turn-on is caused by the current flowing through the gate-drain capacitor of the device and generating a positive gate-to-source voltage. When the amplitude of this voltage exceeds the gate-to-source turn-on threshold of the device, the MOSFET starts to turn-on. There are three different scenarios to consider.

First, look at the capacitive divider formed by the $C_{\text{GD}}$ and $C_{\text{GS}}$ capacitors. Based on these capacitor values the gate-to-source voltage can be calculated as:

$$V_{\text{GS}} = V_{\text{DS}} \cdot \frac{C_{\text{GD}}}{C_{\text{GS}} + C_{\text{GD}}}$$

If $V_{\text{GS}} < V_{\text{TH}}$, the MOSFET stays off. The maximum drain-to-source voltage to ensure this can be estimated by:

$$V_{\text{DS,MAX}} = V_{\text{TH}} \cdot \frac{C_{\text{GS}} + C_{\text{GD}}}{C_{\text{GD}}}$$

This mechanism provides full protection against dv/dt induced turn-on in low voltage applications, independent of the internal gate resistor and the external drive impedances.
For higher voltage applications, it is desirable to determine the natural \( \frac{dv}{dt} \) limit of the MOSFET. This characteristic corresponds to the maximum \( \frac{dv}{dt} \) the device can withstand without turning on in an ideal situation where the external drive impedance is zero. This is signified by the shorted gate-source connection in the schematic diagram on the right.

The turn-on is initiated by the voltage drop across \( R_{G,I} \) due to the charge current of \( C_{GD} \). Accordingly, the natural \( \frac{dv}{dt} \) limit can be calculated by:

\[
\frac{dv}{dt}_{\text{N-LIMIT}} = \frac{V_{TH}}{R_{G,I} \cdot C_{GD}}
\]

This number is significant in evaluating the suitability of a device for a specific application where the turn-off \( \frac{dv}{dt} \) is forced by other components in the circuit. These applications include synchronous rectifiers, resonant mode and soft-switching power converters.

The third calculation describes the resulting \( \frac{dv}{dt} \) limit of the drain-to-source voltage waveform based on the parasitic components of the MOSFET device and the characteristics of the gate drive circuit. To avoid turn-on, the gate-to-source voltage must stay below the turn-on threshold voltage:

\[
\frac{dv}{dt}_{\text{LIMIT}} = \frac{V_{TH}}{(R_{G,I} + R_{GATE} + R_{LO}) \cdot C_{GD}}
\]

It is important to emphasize again that the threshold voltage of the MOSFET transistor changes significantly with temperature. Therefore, the effect of high junction temperature must be taken into effect. For the particular example using the IRFP450 type transistor at 100°C operating junction temperature the calculations yield the following limitations:

**Case 1.** No \( \frac{dv}{dt} \) induced turn-on takes place below the drain-to-source voltage of:

\[
V_{DS,\text{MAX}} = (V_{TH} + \Delta V_{\text{Adj}}) \frac{C_{GS} + C_{GD}}{C_{GD}} = (3.157V + 0.35V) \frac{2600pF}{340pF} = 26.82V
\]

**Case 2.** The natural \( \frac{dv}{dt} \) limit of the IRFP450 is:

\[
\frac{dv}{dt}_{\text{N-LIMIT}} = \frac{V_{TH} + \Delta V_{\text{Adj}}}{R_{G,I} \cdot C_{GD}} = \frac{3.157V + 0.35V}{1.6\Omega \cdot 340pF} = 6.4 \text{ kV} \mu\text{s}
\]

**Case 3.** The in-circuit \( \frac{dv}{dt} \) limit including the effect of the driver’s output impedance is:

\[
\frac{dv}{dt}_{\text{LIMIT}} = \frac{V_{TH} + \Delta V_{\text{Adj}}}{(R_{G,I} + R_{GATE} + R_{LO}) \cdot C_{GD}} = \frac{3.157V + 0.35V}{(1.6\Omega + 5\Omega + 5\Omega) \cdot 340pF} = 889 \text{ V} \mu\text{s}
\]
APPENDIX B

Calculating Driver Bypass Capacitor Value

MOSFET drivers must be operated from a low impedance voltage source to achieve high switching speed and reliable operation. To provide this virtual voltage source, the bias line of the drivers must be locally bypassed by very good quality, high frequency capacitors. In most applications this capacitance is realized by low impedance, high frequency, multilayer ceramic capacitors. Half of the success in bypassing can be ensured by the proper location of the bypass capacitors and the driver itself. Some of the most important rules of proper gate drive design are highlighted in the example below:

- The driver should be close to the device it is driving. Significant distance can be tolerated between the PWM controller and the MOSFET driver with careful layout design. Even though there is no high current between the output of the PWM IC and the input of the driver, relatively wide printed circuit board traces can reduce the parasitic interconnection inductance, thus providing lower loop impedance and better noise immunity.
- It is also important to separately bypass the individual noise sources, i.e. the power stage, the PWM controller and the driver both have their own respective bypass capacitors. The three shaded loop areas must be minimized.

During turn-on the gate current flows through the bypass capacitor of the driver, while during turn-off the high frequency bypass capacitor of the power stage must provide a path to charge the $C_{GD}$ capacitor of the MOSFET.

In this numerical example an IRFP350 MOSFET is driven by a Micrel MIC4423 driver. The driver’s quiescent current $I_{Q,HI}$ with a high input, is 2.5mA. When the input is low the quiescent current is negligible. The switching frequency is 100kHz and the maximum duty ratio of the PWM signal is 0.7. The gate is driven by a 12V signal, and the off state voltage of the device is approximately 300V.

From these operating conditions the total gate charge can be estimated as 115nC. A 5% percent ripple voltage across the bypass capacitor is acceptable, and a 12V bias would allow 0.6V ripple voltage. The equation to calculate the minimum bypass capacitor value is:

$$C_{BYPASS} = \frac{I_{Q,HI} \cdot D_{MAX} + Q_G}{f_{DRV} \cdot \Delta V}$$

The effect of switching frequency on the bypass capacitor value is depicted in the figure on the right. At high frequency, the gate charge determines the minimum bypass capacitor, thus the curve approaches an asymptotic minimum value. At low operating frequencies the quiescent current of the driver commands the minimum capacitor size. Note that this ripple component depends on the duty ratio of the PWM signal. For this calculation, the worst case situation ($D=0.7$) was considered.

$$C_{BYPASS} = \frac{2.5mA \cdot 0.7 + 115nC}{100kHz} = 221nF$$
APPENDIX C

Bootstrap Bypass Capacitor Example

In this example an IR2125 high voltage integrated gate driver is employed to drive an IRF1310N transistor in a 48V input buck converter. The corresponding schematic diagram is given below.

Let’s assume the following application parameters:

- $V_{IN,MAX}=65V$ the maximum steady state input voltage.
- $V_{DRV}=12V$ the bias voltage for the high side driver and the gate drive amplitude.
- $\Delta V_{BST}=0.5V$ the steady state ripple voltage across $C_{BST}$.
- $\Delta V_{BST,MAX}=3V$ the maximum voltage droop across $C_{BST}$ before the driver goes to under voltage lockout or the gate drive amplitude becomes insufficient.
- $f_{DRV}=100kHz$ the switching frequency.
- $D_{MAX}=0.9$ the maximum steady state duty ratio at minimum input voltage – the controller does not limit the maximum duty cycle in this example.
- $t_{OFF,TR}=400\mu s$ transient off-time – at sudden removal of the load, the MOSFET stays off for this time interval.
- $t_{ON,TR}=200\mu s$ transient on-time – at sudden increase of the load current, the controller keeps the MOSFET on for this time interval to build up the output inductor current.

The circuit components are characterized by:

- $Q_G=85nC$ the total gate charge of the IRF1310 @ $V_{DRV}=12V$ and $V_{DS}=65V$.
- $R_{GS}=5.1k\Omega$ the gate-to-source pull down resistor value.
- $I_L=10\mu A$ leakage current of $D_{BST}$ @ $V_{IN,MAX}$ and $T_J=80^\circ C$.
- $V_F=0.6V$ forward voltage drop of $D_{BST}$ @ 0.1A and $T_J=80^\circ C$.
- $I_{LK}=0.13mA$ leakage current of the level shifter @ $V_{IN,MAX}$ and $T_J=100^\circ C$.
- $I_{QBS}=1mA$ quiescent current of the floating driver.
First, consider the steady state operation of the driver. Based on the ripple budget of 0.5V and the amount of charge consumed from the bootstrap capacitor, a minimum capacitance value can be established:

\[
C_{BST,1} = \frac{\left( I_R + I_{LK} + I_{QBS} + \frac{V_{DRV} - V_F}{R_{GS}} \right) \cdot D_{MAX} + Q_G}{\Delta V_{BST}}
\]

Substituting the numerical values yields the minimum bootstrap capacitor value for steady state operation:

\[
C_{BST,1} = \frac{\left( 10\mu A + 0.13mA + 1mA + \frac{12V - 0.6V}{5.1k\Omega} \right) \cdot 0.9}{100kHz + 85nC} = 231nF
\]

For the transient conditions calculate the capacitor values based on the maximum voltage droop. When the switch has to stay off for an extended period of time, the output inductor current decays to zero and the source of the main switch settles at the output voltage. The bootstrap diode is reverse biased and the bootstrap capacitor has to keep the floating driver alive. Moreover, at the end of the idle period, \(C_{BST}\) still has to provide the gate charge to turn-on the MOSFET. Accordingly, the required capacitor value is:

\[
C_{BST,2} = \frac{\left( I_R + I_{LK} + I_{QBS} + \frac{V_{DRV} - V_F}{R_{GS}} \right) \cdot t_{OFF,TR} + Q_G}{\Delta V_{BST,MAX}}
\]

Using the actual application parameters:

\[
C_{BST,2} = \frac{\left( 10\mu A + 0.13mA + 1mA + \frac{12V - 0.6V}{5.1k\Omega} \right) \cdot 400\mu s + 85nC}{3V} = 478nF
\]

The last calculation is carried out to check whether the switch can be turned on continuously for the desired 200 microseconds transient on time. The long on period will be followed by a guaranteed off-time when the bootstrap capacitor can be replenished. The bootstrap capacitor must hold enough energy to support the quiescent and leakage currents only as indicated in the expression below:

\[
C_{BST,3} = \frac{\left( I_R + I_{LK} + I_{QBS} + \frac{V_{DRV} - V_F}{R_{GS}} \right) \cdot t_{ON,TR}}{\Delta V_{BST,MAX}}
\]

With the given numerical values:

\[
C_{BST,3} = \frac{\left( 10\mu A + 0.13mA + 1mA + \frac{12V - 0.6V}{5.1k\Omega} \right) \cdot 200\mu s}{3V} = 225nF
\]

To fulfill all three requirements, the highest capacitor value (\(C_{BST}=470nF\)) should be selected.

The high side driver IC must be bypassed not only by the bootstrap capacitor, but also by another ground referenced capacitor as indicated in the schematic diagram. \(C_{DRV}\) provides the high peak charge current to replenish the energy taken from \(C_{BST}\) during the preceding on-time of the main MOSFET. If \(C_{DRV} >> C_{BST}\), the bootstrap capacitor can be recharged to the full \(V_{DRV}\) level. Usually, \(C_{DRV}\) is an order of magnitude larger capacitance than \(C_{BST}\). When selecting the value of the low side bypass capacitor, primarily the steady state operation should be considered. Accordingly, \(C_{DRV} = 10 \cdot C_{BST,1}\), which requires \(C_{DRV} = 2.2\mu F\).
APPENDIX D

Coupling Capacitor and Transient Settling Time Calculation

In this example the coupling capacitor and gate-to-source resistor value of an AC coupled gate drive circuit will be calculated. The design goal is to provide a 3V negative bias for the MOSFET during its off time. The application circuit is shown below:

The following application information is given:

- \( \frac{dV_{\text{IN}}}{dt} = 200 \text{V/ms} \): the maximum \( \frac{dv}{dt} \) of the input voltage during power up, limited by the combined effect of the inrush current limiting circuit and the input energy storage capacitor.
- \( C_{GD,0} = 1 \text{nF} \): the maximum gate-to-drain capacitance of the MOSFET read from the data sheet at 0V drain-to-source voltage (worst case start-up condition).
- \( V_{\text{TH}} = 2.7 \text{V} \): the gate-to-source turn-on threshold @ \( T_{A,\text{MAX}} \).
- \( V_{\text{DRV}} = 15 \text{V} \): the supply voltage of the PWM controller, i.e. the gate driver’s bias voltage.
- \( f_{\text{DRV}} = 100 \text{kHz} \): the switching frequency.
- \( D_{\text{MAX}} = 0.8 \): maximum duty ratio, limited by the PWM controller to reset the transformer.
- \( V_{\text{CL}} = 3 \text{V} \): the negative bias amplitude.
- \( \Delta V_{C} = 1.5 \text{V} \): maximum allowable ripple of the coupling capacitor.
- \( Q_{G} = 80 \text{nC} \): total gate charge of the MOSFET.
- \( \tau = 100 \mu \text{s} \): transient time constant for the coupling capacitor voltage \( (V_{C}) \). This is the start-up time constant as well to establish the initial value of \( V_{C} \).

The design starts by determining the maximum value of the gate pull down resistor. During power-up, \( R_{\text{GS}} \) must be low enough to keep the MOSFET off. When the voltage rises across the drain-source terminal, the \( C_{GD} \) capacitor is charged and a current proportional to \( \frac{dV_{\text{IN}}}{dt} \) flows through \( R_{\text{GS}} \). The MOSFET stays off if the voltage drop across \( R_{\text{GS}} \) remains below the gate threshold. Therefore, the maximum allowable \( R_{\text{GS}} \) value is:

\[
R_{\text{GS,MAX}} = \frac{V_{\text{TH}}}{\frac{C_{GD,0}}{\frac{dV_{\text{IN}}}{dt}}} \]

\[
R_{\text{GS,MAX}} = \frac{2.7 \text{V}}{1 \text{nF} \cdot 200000 \text{V/s}} = 13.5 \text{kΩ}
\]
The next step is to find the common solution for the required time constant and ripple voltage. The two equations are:

\[ \tau = C_C \cdot R_{GS} \]
\[ C_C = \frac{Q_G \cdot \tau \cdot f_{DRV}}{\Delta V_C \cdot \tau \cdot f_{DRV} - V_{DRV} \cdot D + V_C(D) \cdot D} \]

where \( V_C(D) \) is the coupling capacitor voltage as a function of the duty ratio. The second equation can be evaluated right away since all parameters are defined. In general, \( V_C(D) = D \cdot V_{DRV} \) if the clamp circuit is not used, and the expression has a local maximum at \( D = 0.5 \), which gives the minimum coupling capacitor value. In this application, the coupling capacitor voltage is limited to 3V by the zener clamp. Thus for \( D > 0.2 \), the coupling capacitor voltage is constant, and \( V_C = 3V \). Consequently, the maximum value of the second equation is not at \( D = 0.5 \), but rather at the maximum duty cycle, \( D_{MAX} \).

Before calculating \( C_C \), another important limitation should be pointed out. In order to arrive at a meaningful positive capacitor value, the denominator of the second equation must be positive which sets a limit on the transient time constant. This limit is:

\[ \tau_{MIN} = \frac{D \cdot (V_{DRV} - V_C(D))}{\Delta V_C \cdot f_{DRV}} \]

This function has a maximum value at \( D = 0.5 \) if the clamp circuit is not used. With the clamp circuit, \( D = D_{MAX} \) will define the fastest possible transient response of the coupling capacitor voltage. Substituting the application parameters and using the appropriate equation for the clamp case yields the following values:

\[ \tau_{MIN} = \frac{D_{MAX} \cdot (V_{DRV} - V_{CL})}{\Delta V_C \cdot f_{DRV}} \]
\[ \tau_{MIN} = \frac{0.8 \cdot (15V - 3V)}{15V \cdot 100kHz} = 64\mu s \]
\[ C_C = \frac{Q_G \cdot \tau \cdot f_{DRV}}{\Delta V_C \cdot \tau \cdot f_{DRV} - D_{MAX} \cdot (V_{DRV} - V_{CL})} \]
\[ C_C = \frac{80nC \cdot 100\mu s \cdot 100kHz}{15V \cdot 100kHz - 0.8 \cdot (15V - 3V)} = 148\text{nF} \]
\[ R_{GS} = \frac{\tau}{C_C} \]
\[ R_{GS} = \frac{100\mu s}{148\text{nF}} = 675\Omega \]

These results are acceptable because \( \tau_{MIN} < \tau \) and \( R_{GS,MAX} > R_{GS} \), therefore all conditions are met. The worst case power dissipation of \( R_{GS} \) is 173mW at the maximum duty ratio of 0.8. If this value is not acceptable, selecting a longer time constant will increase the pull down resistor value. At the same time the power dissipation and the coupling capacitor value will decrease.

The last calculation is to compute the bypass capacitor value. Assuming a maximum of 1V ripple on the bias rail (\( \Delta V_{DRV} = 1V \)) the following minimum bypass capacitance value will result:

\[ C_{DRV} = \frac{Q_G}{\Delta V_{DRV}} + \frac{V_{DRV} - V_{CL}}{\Delta V_{DRV} \cdot R_{GS} \cdot f_{DRV}} \cdot D_{MAX} \]
\[ C_{DRV} = \frac{80nC}{1V} + \frac{15V - 3V}{1V \cdot 675\Omega \cdot 100kHz} \cdot 0.8 = 222\text{nF} \]
APPENDIX E

Gate Drive Transformer Design Example

The gate drive transformers for a phase shifted full-bridge converter will be designed according to the schematic diagram below:

In this example, the PWM controller has four high current output drivers on-board. The gate drive transformer design is based on the following application information:

\[ f_{\text{CLOCK}} = 400kHz \] the clock frequency.
\[ f_{\text{DRV}} = 200kHz \] the operating frequency of the gate drive transformers.
\[ D_{\text{MAX}} = 0.5 \] maximum duty ratio of the gate drive transformer.
\[ V_{\text{DRV}} = 15V \] the bias voltage of the controller, which is also used to power the output drivers.

The first task is to choose the core size. A seasoned designer can pick the right core for the first try based on previous experience. But even then, like all magnetics problem solving, the gate drive transformer design might require a couple of iterations. For this application a Ferroxcube RM5/I core was selected with no airgap. The preferred choice of material is 3C94 because it has the highest permeability and lowest loss at 200kHz from the available selection.

\[ A_e = 24.8mm^2 \] effective cross section area of the core.
\[ V_e = 574mm^3 \] effective volume of the core.
\[ B_{\text{SAT}} = 0.35T \] saturation flux density of the ferrite material @ 100°C.
\[ A_L = 2\mu H/\text{turns}^2 \] equivalent inductance per turns square.
\[ B_{\text{PEAK}} = 0.1T \] peak flux density in steady state operation. Remember, that during transient operation the transformer’s flux can walk due to uneven duty cycles. Usually, a 3:1 margin is desirable.
\[ \Delta B = 0.2T \] peak-to-peak flux density in steady state operation.
Check the core loss under these conditions from the data sheet.

\[ P_{V} = 200\text{kW/m}^3 \quad \text{effective volumetric power dissipation of 3C94 @} \ B_{\text{peak}} = 0.1\text{T and 200kHz.} \]

\[ (\text{it is more meaningful to convert to 0.2mW/mm}^3). \]

\[ P_{\text{CORE}} = P_{V} \cdot V_{e} \quad \text{P}_{\text{CORE}} = 0.2 \text{mW/mm}^3 \cdot 574\text{mm}^3 = 115\text{mW} \]

The power dissipation of the RM5/I core is 115mW which is acceptable. Next, calculate the primary number of turns according to:

\[ N_{p} = \frac{V_{\text{DRV}} \cdot D_{\text{MAX}}}{\Delta B \cdot A_{e} \cdot f_{\text{DRV}}} \quad N_{p} = \frac{15 \cdot 0.5}{0.2 \cdot 24.8 \text{mm}^2 \cdot 200\text{kHz}} = 7.56 \text{ turns} \]

The next higher full turn is selected, \( N_{p}=8 \) turns. Since voltage scaling is not required in this gate drive transformer, the two secondary windings have 8 turns as well. In order to minimize leakage inductance and AC winding resistance, each winding should occupy a single layer only. The following data is needed to execute the winding design:

\( W_{W}=4.7\text{mm} \quad \text{the winding width from the data sheet of the coil former.} \)

\( \text{MLT}=24.9\text{mm} \quad \text{the average length of turn also from the coil former data sheet.} \)

Considering that at the termination \( N+1 \) wires are side by side, the corresponding wire diameter is:

\[ d_{w} = \frac{W_{W}}{N_{p} + 1} \quad d_{w} = \frac{4.7\text{mm}}{9} = 0.52\text{mm} = 20.5\text{mils} \]

The closest smaller diameter wire size according to the American Wire Gauge table is #25 and its characteristic data is:

\( d_{w}=0.0199\text{mils} \quad \text{heavy built (double isolated) nominal diameter.} \ (0.0199\text{mils}=0.506\text{mm}) \)

\( \rho_{W}=32.37\Omega/\text{1000ft.} \quad \text{normalized wire resistance.} \ (32.37\Omega/\text{1000ft} = 0.1062\text{m}\Omega/\text{mm}) \)

The DC winding resistance is:

\[ R_{W,\text{DC}} = N_{p} \cdot \text{MLT} \cdot \rho_{W} \quad R_{W,\text{DC}} = 8 \cdot 24.9\text{mm} \cdot 0.1062 \frac{\text{m}\Omega}{\text{mm}} = 21.2\text{m}\Omega \]

Next, check the AC resistance based on Dowell’s curves according to the following steps:

\[ D_{\text{PEN}} = \frac{7.6}{\sqrt{f_{\text{DRV}}}} \quad D_{\text{PEN}} = \frac{7.6}{\sqrt{200000}} = 0.017\text{cm} \]

\[ Q = \frac{0.83 \cdot d_{w}}{D_{\text{PEN}}} \quad Q = \frac{0.83 \cdot 0.506\text{mm}}{0.17\text{mm}} = 2.47 \]

Entering Dowell’s graph at \( Q=2.5 \), the single layer curve gives an \( R_{AC}/R_{DC}=3 \) ratio, thus the AC resistance of the winding is \( R_{AC}=3 \cdot 21.2\text{m}\Omega = 63.6\text{m}\Omega \), which is quite acceptable.
The last step is to calculate the magnetizing inductance and current values:

\[
L_M = A_1 \cdot N^2
\]

\[
L_M = 2 \frac{\mu H \cdot 8^2}{\text{turns}^2} = 128\mu H
\]

\[
I_{M,P} = \frac{\Delta I_M}{2} = \frac{1}{2} \frac{V_{\text{DRV}} \cdot D_{\text{MAX}}}{L_M \cdot f_{\text{DRV}}}
\]

\[
I_{M,P} = \frac{1}{2} \frac{15V \cdot 0.5}{128\mu H \cdot 200kHz} = 146mA
\]

\[
I_{M,RMS} = I_{M,P} \cdot \sqrt{\frac{D_{\text{MAX}}}{3}}
\]

\[
I_{M,RMS} = 146mA \cdot \sqrt{\frac{0.5}{3}} = 60mA
\]

Based on the RMS value of the magnetizing current, the wire loss is:

\[
P_w = I_{M,RMS}^2 \cdot R_{AC}
\]

\[
P_w = (60mA)^2 \cdot 63.6m\Omega = 0.2mW
\]

This result demonstrates that power dissipation in the winding is not an issue in the gate drive transformer. The high magnetizing inductance and low winding resistance are the most critical design parameters to achieve low droop in the gate drive waveform. Also notice that copper loss is based purely on AC resistance, because in an **ideal, steady state** operation there is no DC current in the windings.

Finally, the winding arrangement of the transformer is shown below. The primary is near the center post, then the low side, and the high side windings. All windings are in a single layer. The low side winding is utilized as a natural shield against parasitic capacitive currents between signal ground and the floating circuitry.
APPENDIX F

A Step by Step Design Example of a Ground Referenced and a Floating High Side Gate Driver for an Active Clamp Flyback Converter

The gate drive design process begins AFTER the power stage is designed and the power components are selected. The simplified final schematic diagram of the active clamp flyback converter is shown below.

![Diagram of Active Clamp Flyback Converter]

The relevant operating parameters are:

- $V_{DS1,off}=V_{DS2,off}=285V$  
- $I_{D1}=2.7A$  
- $T_J=100°C$  
- $L_R=14\mu H$

The specified driver output impedances and gate drive parameters of the UCC3580-4 are:

**OUT1**

- $V_{DRV}=15V$
- $D_{MAX1}=0.7$
- $f_{DRV}=250kHz$
- $R_{HI1}=20\Omega$
- $R_{LO1}=10\Omega$

**OUT2**

- $V_{DRV}=15V$
- $D_{MAX2}=0.95$
- $f_{DRV}=250kHz$
- $R_{HI2}=33\Omega$
- $R_{LO2}=33\Omega$

The estimated MOSFET parameters according to the operating junction temperature and based on the methods demonstrated in the previous Appendix’s are:
Next, establish the $\frac{dv}{dt}$ of the external resonant circuit and the $\frac{dv}{dt}$ of the devices. At node A, the resonant inductor, $L_R$, charges and discharges the effective node capacitance. The inductor current barely changes during the short switching action, therefore it can be looked at as a DC current source. The node capacitance and the resulting $\frac{dv}{dt}$ of the power stage are:

$$C_R = C_{OSS1} + C_{OSS2}$$

$$\frac{dv}{dt}_{RES} \approx \frac{I_{D1}}{C_R}$$

$$\frac{dv}{dt}_{RES} \approx \frac{2.7A}{586pF} = 4.6 \text{ kV/\mu s}$$

The turn-on $\frac{dv}{dt}$ of the MOSFET and the $\frac{dv}{dt}_{LIMIT}$ to prevent $\frac{dv}{dt}$ induced turn-on assuming $R_{GATE} = 0 \Omega$ are:

$$\frac{dv}{dt}_{ON} = \frac{V_{DRV} - V_{GS,Miller}}{(R_{G1} + R_{TH}) \cdot C_{GD}}$$

$$\frac{dv}{dt}_{Q1,ON} = \frac{15V - 4.2V}{(1.2\Omega + 20\Omega) \cdot 148pF} = 3.4 \text{ kV/\mu s}$$

$$\frac{dv}{dt}_{Q2,ON} = \frac{15V - 4.8V}{(1.63\Omega + 33\Omega) \cdot 71pF} = 4.15 \text{ kV/\mu s}$$

$$\frac{dv}{dt}_{Q1,LIMIT} = \frac{3.2V}{(1.2\Omega + 10\Omega) \cdot 148pF} = 1.93 \text{ kV/\mu s}$$

$$\frac{dv}{dt}_{Q2,LIMIT} = \frac{3.5V}{(1.63\Omega + 33\Omega) \cdot 71pF} = 1.42 \text{ kV/\mu s}$$

Since the resonant $\frac{dv}{dt}$ is higher than the $\frac{dv}{dt}_{LIMIT}$ calculated for both Q1 and Q2 transistors, a turn-off speed-up circuit must be used in both drive circuits. The selected low side and high side gate drive circuits are presented below:

**IRFP350** (Low Side Drive)

**IRF740** (High Side Drive)

Now, the $\frac{dv}{dt}_{LIMIT}$ numbers must be re-calculated assuming that the drivers’ output impedance is shunted out. Also, pay attention to the 0.7V voltage drop across the pn junction of the $Q_{OFF}$ transistors.

$$\frac{dv}{dt}_{Q1,LIMIT} = \frac{3.2V - 0.7V}{1.2\Omega \cdot 148pF} = 14 \text{ kV/\mu s}$$

$$\frac{dv}{dt}_{Q2,LIMIT} = \frac{3.5V - 0.7V}{1.63\Omega \cdot 71pF} = 24 \text{ kV/\mu s}$$

2-54
The next step is to calculate the gate resistor values. The gate resistor sets the turn-on dv/dt of the device which must be lower than the dv/dt_{LIMIT}. Slowing down the turn-on dv/dt might be beneficial to reduce EMI and to decrease reverse recovery problems in the rectifier diodes. For this design the turn-on dv/dt of both transistors is limited below 2.3 kV/μs. This value was selected to be half of the resonant dv/dt calculated before under full load conditions. Accordingly:

\[
\frac{dv}{dt_{ON}} = \frac{V_{DRV} - V_{GS,Miller}}{(R_{HI} + R_{GATE} + R_{GJ}) \cdot C_{GD}} \rightarrow \quad R_{GATE} = \frac{V_{DRV} - V_{GS,Miller}}{\frac{dv}{dt_{ON}} \cdot C_{GD}} - (R_{HI} + R_{GJ})
\]

and

\[
R_{GATE1} = \frac{15V - 4.2V}{2.3 \frac{kV}{\mu s} \cdot 148pF} - (20\Omega + 1.2\Omega) = 10.5\Omega \quad R_{GATE2} = \frac{15V - 4.8V}{2.3 \frac{kV}{\mu s} \cdot 71pF} - (33\Omega + 1.6\Omega) = 27\Omega
\]

At this point the low side driver is fully defined. The procedure continues with the gate drive transformer design. The details of this calculation are omitted here. A step by step example is given in Appendix E. The gate drive transformer’s relevant characteristics for further calculations are:

\[
L_{M}=100\mu H \quad \text{the magnetizing inductance of the transformer.}
\]

\[
l_{MP}=75mA \quad \text{the maximum peak value of the magnetizing current at } D=0.5.
\]

There are two coupling capacitors in the high side driver circuitry, and their values are calculated next. Assume \(\Delta V_{C1}=0.65V\) and \(\Delta V_{C2}=0.65V\). The sum of these two ripple components will be present at the gate of Q2 (\(\Delta V_{CATE}=1.3V\)).

\[
C_{C2} = \frac{Q_{G2}}{\Delta V_{C2}} + \left(\frac{V_{DRV} - V_{D,FW}}{\Delta V_{C2} \cdot R_{GS} \cdot f_{DRV}}\right)D_{MAX} \quad C_{C2} = \frac{60nC}{0.65V} + \frac{(15V - 0.7V) \cdot 0.95}{0.65V \cdot 10k\Omega \cdot 250kHz} = 100nF
\]

\[
C_{C1} = \frac{Q_{G2}}{\Delta V_{C1}} + \left(\frac{V_{DRV} - V_{D,FW}}{\Delta V_{C1} \cdot R_{GS} \cdot f_{DRV}}\right)D + \frac{V_{DRV} \cdot (D^{2} - D^{3})}{\Delta V_{C1} \cdot 4 \cdot L_{M} \cdot f_{DRV}^{2}}
\]

where \(D=0.68\), corresponding to the maximum of the \(C_{C1}\) equation above.

\[
C_{C1} = \frac{60nC}{0.65V} + \frac{(15V - 0.7V) \cdot 0.68}{0.65V \cdot 10k\Omega \cdot 250kHz} + \frac{15V \cdot (0.68^{2} - 0.68^{3})}{0.65V \cdot 4 \cdot 100\mu H \cdot (250kHz)^{2}} = 235nF
\]

Verify the start-up time constant of the AC coupling network:

\[
\tau = \frac{2 \cdot \pi \cdot f_{DRV} \cdot L_{M} \cdot R_{GS} \cdot C_{C1}}{2 \cdot \pi \cdot f_{DRV} \cdot L_{M} + R_{GS}} = \frac{2 \cdot \pi \cdot 250kHz \cdot 100\mu H \cdot 10k\Omega \cdot 235nF}{2 \cdot \pi \cdot 250kHz \cdot 100\mu H + 10k\Omega} = 36\mu s
\]

Check the gate power loss and the power dissipation of the UCC3850 output drivers:

\[
P_{GATE} = V_{DRV} \cdot (Q_{G1} + Q_{G2}) \cdot f_{DRV} \quad P_{GATE} = 15V \cdot (135nC + 60nC) \cdot 250kHz = 731mW
\]

\[
P_{OUT1} = \frac{1}{2} \cdot \frac{R_{HI1}}{R_{HI1} + R_{GATE1} + R_{GJ1}} \cdot Q_{G1} \cdot V_{DRV} \cdot f_{DRV} \quad P_{OUT1} = \frac{0.5 \cdot 20\Omega \cdot 135nC \cdot 15V \cdot 250kHz}{20\Omega + 10\Omega + 1.2\Omega} = 162mW
\]

\[
P_{OUT2} = \frac{1}{2} \cdot \frac{R_{HI2}}{R_{HI2} + R_{GATE2} + R_{GJ2}} \cdot Q_{G2} \cdot V_{DRV} \cdot f_{DRV} + \frac{l_{MP}^{2}}{3} \cdot R_{HI2}
\]
\[ P_{\text{OUT2}} = \frac{0.5 \cdot 33\Omega \cdot 60\text{nC} \cdot 15\text{V} \cdot 250\text{kHz}}{33\Omega + 27\Omega + 1.2\Omega} + \frac{(75\text{mA})^2}{3} \cdot 33\Omega = 122\text{mW} \]

The UCC3580 dissipates 284mW of the total 731mW gate drive power loss.

Lastly, the bypass capacitor value is calculated. The bypass capacitor supplies the gate charge for both MOSFETs, the currents through the two gate pull down resistors, \(R_{\text{GS1}}\) and \(R_{\text{GS2}}\), and the magnetizing current of the gate drive transformer. Its value can be estimated by:

\[
C_{\text{DRV}} = \frac{Q_{\text{G1}} + Q_{\text{G2}}}{\Delta V_{\text{DRV}}} + \frac{V_{\text{DRV}} \cdot D_{\text{MAX1}}}{\Delta V_{\text{DRV}} \cdot R_{\text{GS1}} \cdot f_{\text{DRV}}} + \frac{(V_{\text{DRV}} - V_{\text{D,FW}}) \cdot D_{\text{MAX1}}}{\Delta V_{\text{DRV}} \cdot R_{\text{GS2}} \cdot f_{\text{DRV}}} + \frac{V_{\text{DRV}} \cdot \left(D_{\text{MAX1}}^2 - D_{\text{MAX1}}^3\right)}{\Delta V_{\text{DRV}} \cdot 4 \cdot L_{\text{M}} \cdot f_{\text{DRV}}} \]

\[
C_{\text{DRV}} \approx \frac{135\text{nC} + 60\text{nC}}{1\text{V}} + \frac{15\text{V} \cdot 0.7}{1\text{V} \cdot 10\text{k}\Omega \cdot 250\text{kHz}} + \frac{(15\text{V} - 0.7\text{V}) \cdot 0.7}{1\text{V} \cdot 10\text{k}\Omega \cdot 250\text{kHz}} + \frac{15\text{V} \cdot (0.7^2 - 0.7^3)}{1\text{V} \cdot 4 \cdot 100\mu\text{H} \cdot (250\text{kHz})^2} = 29\text{nF} \]
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated