

This section is a collection of previously published high performance amplifier design ideas and issues - updated and corrected where necessary.



This section covers the areas of high-speed amplifiers that are commonly mis-understood or not fully optimized for high-speed design.



Distortion is a term used broadly when discussing amplifiers. Non-linear distortion occurs when a signal passes through a high-speed amplifier that has a non-linear  $V_1$  vs.  $V_0$  transfer characteristic. An example of non-linear behavior is shown in the figure where the straight line (an ideal op amp) deviates slightly from perfect linearity.



Measuring distortion is done by looking at the spectrum of a signal with a spectrum analyzer and observing the second, third, fourth, etc, of the fundamental harmonics with respect to the amplitude of the fundamental. The results can be specified as a %, ppm, dBm, or dBc. TI generally provides the distortion plots in % or dBc. There are typically a range of test conditions shown that will allow the customer to predict his/her performance.

A 2-tone intermodulation test waveform is shown in the lower figure above. Third order non-linearities in the amplifier transfer function will generate distortion power at frequencies that can be very close to the original input frequencies. This is a particularly difficult issue since those cannot typically be filtered out.



Distortion is produced due to the non-linearity's of the transfer function. In general, the transfer characteristics can be expressed in the form of a polynomial equation:

For applications where the transfer function has sharp non-linearities, such as in signal clipping circuits, the polynomial will have a large number of terms but in many practical cases the gain changes gradually and only a few terms are needed to represent the results.

For ideal amplifiers  $k_0$ ,  $k_2$ ,  $k_3$ , etc are ideally zero but in reality they will have small but finite values. The value of the coefficients rapidly drops as the order of the term increases and for small changes it is generally not included if those terms are above  $3^{rd}$  order.

Harmonic distortion is the generation of harmonics by the amplifier when it is excited by a single sinusoid. It's model will include terms up to the 3<sup>rd</sup> order with  $V_1 = V_p \sin \omega t$ .

The spectral output can be simplified to the input frequency plus a dc voltage, plus the 2<sup>nd</sup> harmonic, plus the 3<sup>rd</sup> harmonic.



This slide shows that the effect of loop gain is to reduce the distortion due to the amplifier non-linearity introduced at the output stage. It has no effect on noise or distortion at the amplifier input.

As will be shown in the Layout Section, placement of the decoupling capacitors next to the device is critical in having the shortest path to the load. This is particularly important for even order harmonic suppression to maintain a balanced ground return current from the load through the decoupling capacitors.





Since the loop gain can reduce the distortion in amplifiers, loop shaping can be used to improve the distortion at low frequencies. Taking the feedback loop and altering the response through the use of inductors and resistors is a way to improve the loop response at lower frequencies. The technique shown above can can give >55dBm intercepts at lower frequencies but does give a poor frequency response flatness.

A typical circuit to increase the low closed-loop gain settings uses a parallel second feedback path to shape the low frequency noise gain. The coupling inductor is set to remove this parallel feedback path before the unity loop gain crossover frequency (where the  $Z(s) = R_{f1}$ ) with approximately 60 degrees phase margin. At low frequencies the gain is set by the parallel combination of the two Rg resistors. At high frequencies, the inductor has isolated this second feedback loop to give a gain of 1+Rf1/Rg1. The feedback impedance at low frequencies is the parallel combination of the two feedback Rf resistors, while at high frequencies it increases to equal just  $R_{f1}$ . As the frequency goes from low to high the zero/pole pair for the signal path and feedback impedance shapes the response.



The graph shows increased loop gain at low frequency, while maintaining high frequency stability.



One of the best ways to design for a low noise application is to use a high-gain part like an OPA847 and loop-shape the part's closed-loop response for better distortion and lower noise at the lower frequencies. This is done by compensation through the use of capacitors to shape the response to maintain stability.

Here the open-loop response Aol is altered by  $\omega_{\text{A}}$  pole and zero, therefore altering the gain bandwidth product.

Unity gain stable op amps are generally plagued with higher noise and/or lower slew rate as compared to their de-compensated counterparts.

Op amps require compensation for stability. Unity gain requires the most compensation. Two basic techniques used to internally compensate an amplifier are emitter degeneration and dominant pole capacitance.

Emitter degeneration adds Johnson noise.

Dominant pole capacitance reduces the slew rate.

Using less compensation or de-compensating the op amp allows for lower noise and higher slew rate. Without external compensation, higher gain operation is required for stability.

The following outlines a simple technique for external compensation for such amplifiers.



Putting the equation in the standard form for a second order system allows one to simplify the results in terms of  $\omega_A$  and Q. Selecting the correct cutoff frequency by solving for the values at a particular Q helps one pick initial results. Once this is done simulating the results shows how the expected results

$$\frac{V_{O}}{V_{I}} = \frac{-\frac{A_{OL} \cdot \omega_{A}}{(C_{F} + C_{S})R_{G}}}{s^{2} + s \left[\frac{\omega_{A}}{C_{F} + C_{S}}(C_{F}(A_{OL} + 1) + C_{S}) + \frac{1}{(R_{F} \parallel R_{G})(C_{F} + C_{S})}\right] + \frac{\omega_{A}}{C_{F} + C_{S}}\left(\frac{A_{OL} + 1}{R_{F}} + \frac{1}{R_{G}}\right)$$

٨

With some simplifications:  

$$\frac{V_{O}}{V_{I}} \approx \frac{-\frac{R_{F}}{R_{G}}\omega_{O}^{2}}{S^{2} + S\frac{\omega_{O}}{Q} + \omega_{O}^{2}}$$

$$where -\frac{R_{F}}{R_{G}} = DC Signal Gain$$

$$\omega_{O} \approx \sqrt{\frac{A_{OL} \cdot \omega_{A}}{R_{F}(C_{F} + C_{S})}}$$

$$Q \approx \frac{\omega_{O}}{\frac{A_{OL} \cdot \omega_{A}}{1 + \frac{C_{S}}{C_{F}}} + \frac{1 + R_{F}/R_{G}}{R_{F}(C_{S} + C_{F})}$$

2-11 **Texas Instruments** 



Considering only the noise gain (which is the same as the non-inverting signal gain) for the circuit shown, the low frequency noise gain (NG<sub>1</sub>) is set by the resistor ratio, while the high-frequency noise gain (NG<sub>2</sub>) is set by the capacitor ratio. The capacitor values set both the transition frequencies and the high-frequency noise gain. If the high-frequency noise gain, determined by NG<sub>2</sub> =  $1 + C_S/C_F$ , is set to a value greater than the recommended minimum stable gain for the op amp, and the noise gain pole (set by  $1/R_FC_F$ ) is placed correctly, a very well controlled 2nd-order low-pass frequency response results.

To choose the values for both  $C_S$  and  $C_F$ , two parameters and only three equations need to be solved. The first parameter is the target high-frequency noise gain (NG<sub>2</sub>), which should be greater than the minimum stable gain for the part selected (the OPA847 is used here).

The second parameter is the desired low-frequency signal gain, which also sets the low-frequency noise gain (NG<sub>1</sub>). Using only these two gains and the GBP for the OPA847 (3900MHz), solve for  $Z_O$ ,  $C_S$  and  $C_F$  to set the component values.



Apply the theory to an OPA847, allows us to design a low gain of –4.25 with a flat response in excess of 100MHz.

This technique will work from an inverting gain of -1 to almost any gain below the nominal gain, allowing the designer to benefit from the low noise and low distortion features of the decompensated amplifier in almost any application.



If an application needs low distortion and is AC coupled, then the differential configuration of two single ended amplifiers can provide a high performance solution.

If the application is DC coupled and needs low distortion, then the fully differential amplifier provides an alternative high performance solution with the ability to adjust the common mode voltage, and the ability to convert single ended to fully differential signals.

Some parts are either dedicated differential I/O parts or have differential output distortion plots where two op amps have been configured in a differential I/O circuit with either non-inverting or inverting input mode selected.

Here, the 2nd harmonics are much lower and only 3rd SFDR again is considered. The parts plotted at their specified nominal differential gain setting with the differential load > 400ohms.

Again, as gain goes up or load goes down, these SFDR numbers will generally get worse.



Since the 2<sup>nd</sup> Harmonic is pretty much eliminated in a differential amplifier, plotting the 3<sup>rd</sup> Harmonic SFDR vs Amplifier Power for Differential Configurations is useful to better understand the performance trade-offs of using these circuits.

The plot shows the amplifiers at their preferred gain settings at two different frequencies. At 5MHz and higher gains one can reach higher SFDR with OPA84X series. At lower gains and lower voltage swings the differential THS4500 provides good results for lower amplifier power. This degrades as the output voltage swing is increased or the gain is increased.

Using loop gain shaping techniques can improve the distortion at lower gains and frequencies. More will be discussed in the ADC interface section.



Dual op amps are particularly suitable to differential input to differential output applications. Typically, these fall into either Analog to Digital Converter (ADC) input interface or line driver applications. Two basic approaches are non-inverting or inverting configurations. Since the output is differential, the signal polarity is somewhat meaningless – the noninverting and inverting terminology applies to where the input is brought into the circuit.

The inverting configuration provides a lower noise than the non-inverting configuration. The common mode voltage is set by applying a reference to the Vcom for the inverting input configuration. Generally used where the signal is differential and common mode voltage is set for an ADC converter input interface.



Selecting high-speed amplifiers for low distortion, and ignoring the  $2^{nd}$  since it will be suppressed by the differential I/O design, we can pick a low distortion amplifier based upon its power for ± 5 volts.

This graph plots SFDR vs the amplifiers quiescent power for  $\pm$ 5V supplies. For extremely low power applications the OPA683, OPA684, and OPA691, which are current feedback amplifiers, provide the best SFDR for the 50mW range.

As power becomes less of an issue then in the 150 to 200mW range the OPA846, OPA847, OPA698, and OPA843 provide some of the lowest SFDR parts for a large range of applications and gain bandwidths.

## New Current/Voltage Feedback Amplifiers



The output of the OPA684 sets a new standard in current feedback performance for low-power and incredible equivalent gain bandwidth. Delivering a full  $\pm 4V$  p-p swing on  $\pm 5V$  supplies, with an output current to support driving low impedance loads of  $100\Omega$ , demanding line driver applications can be supported. A minimal output headroom requirement is complemented by a similar 1.2V input stage headroom giving exceptional capability for single +5V operation.

With a low 1.8mA supply current that is precisely trimmed at 25°C it provides low drift over temperature and supply ranges. For gain ranging from 1 to 20, these devices maintain a constant bandwidth, allowing multi-stage designs where the bandwidth is important.



Current Feedback amplifiers offer very stable performance over a wide gain range with high slew rate vs. quiescent power.

In doing this, it gives up DC precision and will have higher output noise at low gain settings than comparable voltage feedback devices.

In theory, the bandwidth and stability are controlled with the feedback resistor value

To a first order, bandwidth should not change with gain setting.

The following slide repeats the transfer function analysis for current feedback.

The ideal transfer function is simply the numerator: =  $\alpha_1^*(1+Rf/Rg)$ .

The denominator shows the non-ideal, frequency response determining elements. The loop gain is the critical term and is given by -

$$LoopGain = \frac{Z(s)}{R_f + R_i \cdot \left(1 + \frac{R_f}{R_g}\right)} = \frac{\text{internal forward transimpedance}}{\text{feedback transimpedance}}$$

Z(s) rolls off with frequency similar to the open loop voltage gain of a voltage feedback op amp. Where it has rolled off in magnitude to equal the denominator, loop gain x-over occurs and the closed loop response will start to roll off.

The nominal target sum of Rf + Ri\*(1+Rf/Rg) can be held constant over gain setting by adjusting Rf. This first order correction works well for low Ri. However, at low total amplifier powers, Ri can get very large.



Classic tradeoff for unity gain stable voltage feedback op amp are input noise and slew rate.

Lower input stage degeneration gives lower noise but needs higher compensation cap which, for standard input stage topologies, reduces slew rate.

Higher input stage degeneration allows lower comp. Cap with some increase in slew rate (usually only with high quiescent current) but will increase the noise voltage

New input stage topology greatly extends slew rate with low quiescent power but again does increase the input noise voltage.

## Input and Output Noise Calculations



This is the general analysis circuit for op amp output noise including all noise sources. It is important to remember that the specs in a data sheet do not include the total noise due to the external components. Therefore vendors can mislead one to believe their part is lower noise when in fact they are required to use large resistors possibly giving higher overall noise even if the input voltage noise for the op amp itself is quite low.

Noise can be a very confusing issue. Some points to keep in mind.

The only noise that can be measured is at the output of the amplifier.

Input referred noise is simply the output noise divided by the gain back to the input that you care about - could be the non-inverting input, inverting input, or the input of a prior stage.

Output noise power is made up of the sum of numerous noise contributors. Often, one or two of these are clearly dominant and swamp out all others. This leads to simplified noise equations that drop out terms - leading to much confusion. General equations should include a fairly complete model even if some terms are often (but not necessarily always) negligible.



For any particular amplifier, the gain and feedback resistors selected will give a dominant term in the expression above. Picking a high feedback resistor value will increase noise quickly if you are not careful.



Non-inverting amplifiers configuration although is the most common is not necessarily the circuit which gets the lowest noise. The plots here show that as the gain is increased the overall output noise goes up. As you increase the gain, the input referred noise minimum will occur at higher gains, since the output noise is divided by the Noise Gain.

The THS4271, OPA820, and THS4031 are unity gain stable parts with very low noise input referred noise. To get better low noise one would have to use a high gain amp like the OPA847 in an inverting configuration with the loop gain shaping compensation discussed earlier.



Dividing the total output noise by the inverting gain will mathematically develop an input noise that, if this term were placed at the input of a noiseless amplifier of the same gain - you would get the same total output noise.

This is particularly useful for low input voltage noise parts when  $R_g = R_s$ . Total input referred noise in this case can be very low. (OPA695 and OPA847 are good examples).



One of the most mis-understood concepts of current feedback amps is the noise. It is generally believed that CFB amps are more noisy than VFB; this is not true as is shown in the slide. As the gain is increased the total input referred noise decreases. This phenomenon is also true in Voltage Feedback, but remember when trying to reach high bandwidths the VFB amp bandwidth is decreasing as you increase the gain.

For a given bandwidth, a CFB amp can achieve a low noise design. Just like the VFB the CFB inverting configuration will achieve a lower input referred noise than non-inverting.



A very common way of dealing with noise and impedance matching is through the use of transformers. This circuit can improve the Noise Figure for the design.



Unity gain stable and low noise is one of the hardest specs to design a high-speed amplifier. In the 50mW range there are many parts to select from starting with low noise bipolar parts OPA2822 or OPA820. Just slightly higher noise is CMOS amplifiers OPA35X series with noise in the 4 to 6 nV range.

As you apply more power then OPA842 and THS4271 provide good parts for low gain and low noise applications offering much lower distortion.

The following tables compute the total input referred voltage noise using different gain settings and the recommended resistor values for a range of high speed voltage feedback parts.

Many of these parts have multi-channel versions not shown

These are plotted vs. quiescent power. Some of the higher power parts, with low noise, also have very low distortion.

Parts are selected for each plot to be stable at the gain shown for the plot and to also have >50MHz closed loop bandwidth at the gain shown.

Quiescent power is typical supply current time 10V total voltage across the parts.

The OPA3xx parts use their maximum rated 5V supply - many of the other parts can also run on +5V only cutting their power in half with a slight increase noise.



Few parts are available that give >50MHz bandwidth at a gain of 5V/V. However, the total input referred noise is lower at these higher gains.



Once again the two plots show  $\pm$  5V parts at gains of 10 and 20 V/V and how they stack up in terms of power vs input referred noise. The OPA656 and OPA657 are JFET input amplifiers yet have reasonable voltage noise.

The OPA and THS are bipolar input stages with varying bandwidths. They show that to achieve the lowest input noise, a higher total power dissipation is required.



The discussion so far has computed the total input referred spot noise for the op amp. An integrated noise is often of more interest. This is calculated by multiplying the the spot noise times the square root of the Noise Power Bandwidth (NPBW).

The Noise Power Bandwidth is that rectangular frequency span that will produce the same integrated noise power as the actual frequency response shape - the filter orders shown above are assumed to be a post filter to the amplifier stage. The table shows the relationship from the -3dB cutoff frequency to the noise power bandwidth. The 2nd and 3rd order ratios are assuming a maximally flat Butterworth filter.





The above plot helps to show the basics of bode analysis. In reality every amplifier has 2<sup>nd</sup> order poles or higher that determine the actual phase margin of the amplifier.

Most Individual high speed op amps are designed and characterized for a particular gain, load, and feedback network.

Many factors will influence the final frequency response seen in the application.

- Load and particularly any parasitic C on the output pin
- Noise gain for VFB and feedback impedance for CFB.
- Gain setting
- Source impedance for inverting configurations.

The nominal design point for most high speed amplifiers is to achieve a maximally flat Butterworth response to get a good compromise between bandwidth and pulse response.

Changing the noise gain (VFB) or feedback impedance (CFB) can dramatically change this closed loop response.

The open loop gain and phase curves allow a means of predicting the results - the simulation macromodels mimic this response giving good predictive results in simulation as well.



The method starts by laying the noise gain or feedback transimpedance line for the application on top of the open loop gain curve (SEE PREVIOUS SLIDE FOR CURVES).

Where that line intersects the Open Loop gain the loop gain has dropped to one and the phase margin can be read by projecting to the phase curve at this frequency. Using that, and the following equation, the Q for the closed loop response can be estimated.

As the noise gain or feedback impedance changes, both the  $W_o$  and Q for the closed loop response will change. The peaking for the closed loop response is controlled only by Q, but recognize the  $W_o$  will also increase greatly as the noise gain or feedback impedance is reduced



The releationship to a time step overshoot is equivalent to the frequency domain peaking. In the time domain it is not unusual to have overshoot which is post-filtered before processed. While in frequency domain applications one is probably more concerned about flat magnitude function.



Here we can see peaking in the frequency plot relates to the overshoot in the time plot. A perfectly flat frequency response relates to no overshoot and better settling in the amplifiers time step.

This wideband current feedback op amp has a nominal feedback transimpedance design point to achieve a phase margin of  $65.53^{\circ}$  which will give a Q = .707 and a maximally flat Butterworth response.

That impedance is  $R_f + R_i^*(1+R_f/R_g) = 402 + 38^*(1+402/402) = 478\Omega$ . The open loop gain is  $20^*\log|Z(s)|$ . To find loop gain cross-over (where the feedback impedance equals the open loop transimpedance) we need  $20^*\log(478) = 53.6dB$  in ohms (for transimpedance).

Putting this line on the open loop gain curve gives us a 160Mhz intersection with a phase margin of 62°. It turns out that the closed loop  $F_o$  for this intersection is 1.414\*160Mhz = 226Mhz.

Now reduce the feedback and gain resistor to 100ohms each to get a new feedback impedance = 100 + 38\*2 = 176ohms (or 44.9dB $\Omega$ ) with the same low frequency voltage gain

Putting that on the open loop transimpedance gain curve, intersects at 290Mhz with about  $40^{\circ}$  phase margin (Q = 1.36 and peaking should be 3.3dB).











A typical CFB spice model tries to duplicate the functions within our highspeed amplifiers. The input stage provides many of the input spec related parameters. Current gain is provided equivalent to the full transistor model. Open loop transimpedance gain is done by a couple of poles, one for low frequency and the other for the 2<sup>nd</sup> order effect. In some cases the 2<sup>nd</sup> combination introduces a 3<sup>rd</sup> order pole to the feed forward path. Output liimiting controls the signal levels prior to the final output stage, therefore matches the saturation effects seen in a typical ampliifer. Finally the output stage reproduces the output impedance and current capabilities for the amplifier.

The disable circuit shuts down the amplifier similarly to the full transistor device. Finally the two circuits at the bottom allow current noise at the output of the amplifier to multiply by the external components. The voltage noise is created with the input transistors.