Device Overview

TI’s new “Jacinto 6 Plus” processors are an extension of the current “Jacinto 6” family of devices with improved performance and additional features. Using the same common core platform and heterogeneous architecture as the existing “Jacinto 6” family enables software platfroming, allowing for maximum reuse of investments and reduced time to market.

• “Jacinto 6 Plus” – Improved performance in the main processing units (MPUs), TMS320C66x digital signal processor (DSP), graphics processing unit (GPU), and memory speed allows for concurrencies of infotainment and digital cluster features, emerging analytics and image manipulation, as well as multi-OS capabilities. The integration of an image signal processor (ISP), CSI-2 ports, and CAN-FD1 enable an optimized system bill-of-materials (BOM) while supporting innovation.

• “Jacinto 6 EP Plus” - Adds a second TMS320C66x digital signal processor (DSP) core for image manipulation technologies such as dynamically stitching multiple cameras into a single, surround view; additional multi-radio tuner configurations; complex post processing algorithms for audio and speech processing and a variety of other differentiated technologies like driver monitoring system (DMS).

• “Jacinto 6 Ex Plus” - Further extends performance and integration possibilities from the “Jacinto 6 EP” by offering the TI Vision AccelerationPac including two embedded vision engines (EVEs) enabling simultaneous informational advanced driver assistance systems (ADAS) and infotainment functionalities without compromising the performance of either system.

Introduction

The DRA74xP, DRA75xP, DRA76xP, and DRA77xP automotive applications processors are built to meet the intense processing needs of the modern digital cockpit automobile experiences.

Device Features

- The device is composed of the following subsystems:
  - Two ARM® Cortex®-A15 microprocessor units (MPUs)
  - Two digital signal processors (DSP C66x subsystem)
  - Imaging Subsystem (ISS), including an image signal processor (ISP)
  - Image and video accelerator high definition (IVA-HD) subsystem
  - Two ARM Cortex-M4 processing subsystems, including two ARM Cortex-M4 microprocessors
  - Vision AccelerationPac including two embedded vision engines (EVEs)2
  - Display subsystem (DSS)
  - Video Processing subsystem (VPE)
  - MIPI® CSI-2 camera serial interface1
  - Video Input Capture (VIP)
  - Dual-core POWERVR™ SGX544-MP2 3D GPU
  - 2D-graphics accelerator (BB2D) subsystem, including Vivante™ GC320 core
  - Three pulsewidth modulation (PWM) subsystem
  - Real-time clock (RTC subsystem)
  - Debug subsystem

Package

- The “Jacinto 6 Plus” devices are offered in two packages:
  - DRA74xP and DRA75xP are available in a 760-ball, 23x23mm, 0.8mm pitch ball grid array (BGA) package, allowing for pin-to-pin compatibility with existing “Jacinto 6” devices.
  - DRA76xP and DRA77xP are available in a 784-ball, 23x23mm, 0.8mm pitch ball grid array (BGA) package to take full advantage of Jacinto 6 Plus capability and performance.

1: CSI-2 and CAN-FD available on DRA76xP and DRA77xP only
2: Vision AccelerationPac for Jacinto 6 Ex Plus only
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated (‘TI’) technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT. AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include, without limitation, TI’s standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated