

# 3-Pin Voltage Supervisors with Active-High, Push-Pull Reset

Check for Samples: TLV810M, TLV810R, TLV810S, TLV810Z

### **FEATURES**

- 3-Pin SOT23 Package
- Supply Current: 9 µA (Typical)
- Precision Supply Voltage Monitor:
  2.5 V, 3 V, 3.3 V, 5 V
- Power-On Reset Generator with Fixed Delay Time of 200 ms
- Pin-for-Pin Compatible with MAX810
- Temperature Range: –40°C to +125°C
- Push-Pull, RESET Output

### **APPLICATIONS**

- DSPs, Microcontrollers, and Microprocessors
- Wireless Communication Systems
- Portable/Battery-Powered Equipment
- Programmable Controls
- · Intelligent Instruments
- Industrial Equipment
- Notebook and Desktop Computers
- Automotive Systems

#### **DEVICE FAMILY COMPARISON**

| DEVICE | FUNCTION                 |
|--------|--------------------------|
| TLV803 | Open-Drain, RESET Output |
| TLV809 | Push-Pull, RESET Output  |
| TLV810 | Push-Pull, RESET Output  |



### DESCRIPTION

The TLV810 family of supervisory circuits provides circuit initialization and timing supervision, primarily for DSPs and processor-based systems.

During power-on, RESET is asserted when the supply voltage  $(V_{DD})$  becomes higher than 1.1 V. Thereafter, the supervisory circuit monitors  $V_{DD}$  and keeps RESET active as long as  $V_{DD}$  remains below the threshold voltage  $V_{IT}$ . An internal timer delays the return of the output to the inactive state (low) to ensure proper system reset. The delay time  $(t_{d(typ)} = 200 \text{ ms})$  starts after  $V_{DD}$  has risen above the threshold voltage,  $V_{IT}$ . When the supply voltage drops below the  $V_{IT}$  threshold voltage, the output becomes active (high) again. No external components are required. All the devices in this family have a fixed sense-threshold voltage  $(V_{IT})$  set by an internal voltage divider.

The product spectrum is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. The circuits are available in a 3-pin SOT-23 package. The TLV810 devices are characterized for operation over a temperature range of -40°C to +125°C.

#### TYPICAL APPLICATION



NA.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# PACKAGE/ORDERING INFORMATION(1)

| PRODUCT      | THRESHOLD<br>VOLTAGE | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR            | SPECIFIED<br>OPERATING<br>TEMPERATURE | PACKAGE<br>MARKING | ORDERING<br>INFORMATION | TRANSPORT MEDIA,<br>QUANTITY |
|--------------|----------------------|------------------|----------------------------------|---------------------------------------|--------------------|-------------------------|------------------------------|
| TLV810Z      | 2.25 V               | SOT23-3          | DBZ                              | –40°C to +125°C                       | VOVQ               | TLV810ZDBZR             | Tape and Reel, 3000          |
| 1200102      | 2.25 V               | 30123-3          | DBZ                              | -40 C to +125 C                       | VOVQ               | TLV810ZDBZT             | Tape and Reel, 250           |
| TLV810R      | 2.64 V               | SOT23-3          | SOT23-3 DBZ -40°C to +125°C VOWQ | 4000 to 140500 140400                 |                    | TLV810RDBZR             | Tape and Reel, 3000          |
| ILVOTOR      | 2.04 V               | 30123-3          | DBZ                              | -40 C to +125 C                       | VOVVQ              | TLV810RDBZT             | Tape and Reel, 250           |
| TLV810S      | 2.93 V               | SOT23-3          | DBZ                              | –40°C to +125°C                       | VOXQ               | TLV810SDBZR             | Tape and Reel, 3000          |
| 1200103      | 2.93 V               | 30123-3          | DBZ                              | -40 C to +125 C                       | VOAQ               | TLV810SDBZT             | Tape and Reel, 250           |
| TLV810M      | 4.38 V               | SOT23-3          | DBZ                              | –40°C to +125°C                       | VOYQ               | TLV810MDBZR             | Tape and Reel, 3000          |
| I LV8 I UIVI | 4.30 V               | 30123-3          | DBZ                              | -40 C t0 +125 C                       | VOTQ               | TLV810MDBZT             | Tape and Reel, 250           |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or visit the device product folders at www.ti.com.

# ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range (unless otherwise noted).

|             |                                                                                                 | VALUE |      |      |
|-------------|-------------------------------------------------------------------------------------------------|-------|------|------|
|             |                                                                                                 | MIN   | MAX  | UNIT |
| \           | V <sub>DD</sub> <sup>(2)</sup>                                                                  | 0     | 7    | V    |
| Voltage     | All other pins <sup>(2)</sup>                                                                   | -0.3  | 7    | V    |
|             | Maximum low output current, I <sub>OL</sub>                                                     |       | 5    | mA   |
| Current     | Maximum high output current, I <sub>OH</sub>                                                    |       | -5   | mA   |
| Current     | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> )  |       | ±20  | mA   |
|             | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) |       | ±20  | mA   |
|             | Operating free-air temperature range, T <sub>A</sub>                                            | -40   | +125 | °C   |
| Temperature | Storage temperature range, T <sub>stg</sub>                                                     | -65   | +150 | °C   |
|             | Soldering temperature                                                                           |       | +260 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# THERMAL INFORMATION

|                  |                                              | TLV810 |        |
|------------------|----------------------------------------------|--------|--------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DBZ    | UNITS  |
|                  |                                              | 3 PINS |        |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 286.9  |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 105.6  |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 124.4  | °C 144 |
| Ψлт              | Junction-to-top characterization parameter   | 25.8   | °C/W   |
| ΨЈВ              | Junction-to-board characterization parameter | 107.9  |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | _      |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to GND. For reliable operation the device should not be operated at 7 V for more than t = 1000h continuously.





# RECOMMENDED OPERATING CONDITIONS

At specified temperature range (unless otherwise noted).

|                |                                      | MIN | MAX  | UNIT |
|----------------|--------------------------------------|-----|------|------|
| $V_{DD}$       | Supply voltage                       | 1.1 | 6    | V    |
| T <sub>A</sub> | Operating free-air temperature range | -40 | +125 | °C   |

# **ELECTRICAL CHARACTERISTICS**

Over recommended operating free-air temperature range (unless otherwise noted).

|                                | PARAMETER                |                                                    | TEST CONDITIONS                                                                                    | MIN            | TYP  | MAX  | UNIT |
|--------------------------------|--------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------|------|------|------|
|                                |                          |                                                    | $V_{DD} = 2.0 \text{ V to 6 V}, I_{OH} = -500 \mu\text{A}$                                         | $V_{DD} - 0.2$ |      |      |      |
| \/                             | High lovel output volto  | <b></b>                                            | $V_{DD} = 3.3 \text{ V}, I_{OH} = -2 \text{ mA}$                                                   | $V_{DD} - 0.4$ |      |      | V    |
| V <sub>OH</sub>                | High-level output volta  | ge                                                 | $V_{DD} = 6 \text{ V}, I_{OH} = -4 \text{ mA}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$  | $V_{DD} - 0.4$ |      |      |      |
|                                |                          |                                                    | $V_{DD} = 6 \text{ V}, I_{OH} = -4 \text{ mA}, T_A = +85^{\circ}\text{C to } +125^{\circ}\text{C}$ | $V_{DD} - 0.5$ |      |      |      |
|                                |                          |                                                    | $V_{DD}$ = 2.5 V to 6 V, $I_{OL}$ = 500 $\mu A$                                                    |                |      | 0.2  |      |
| $V_{OL}$                       | Low-level output voltage | ge                                                 | $V_{DD} = 3.3 \text{ V}, I_{OL} = 2 \text{ mA}$                                                    |                |      | 0.4  | V    |
|                                |                          |                                                    | V <sub>DD</sub> = 6 V, I <sub>OL</sub> = 4 mA                                                      |                |      | 0.4  |      |
|                                | Power-up reset voltage   | e <sup>(1)</sup>                                   | $V_{OH} \ge V_{DD} - 0.2 \text{ V}, I_{OH} = -50 \mu\text{A}$                                      | 1.1            |      |      | V    |
|                                |                          | TLV810Z                                            |                                                                                                    | 2.20           | 2.25 | 2.30 |      |
| \                              | Negative-going input     | TLV810R                                            |                                                                                                    | 2.58           | 2.64 | 2.70 | V    |
| $V_{IT-}$                      | threshold voltage (2)    | TLV810S                                            |                                                                                                    | 2.87           | 2.93 | 2.99 | V    |
|                                |                          | TLV810M                                            |                                                                                                    | 4.28           | 4.38 | 4.48 |      |
|                                |                          | TLV810Z                                            |                                                                                                    |                | 30   |      |      |
| \/                             | Lhuotavaaia              | TLV810R                                            | FO A T 25°C                                                                                        |                | 35   |      | m)/  |
| $V_{hys}$                      | hys Hysteresis           | teresis $I_{OH} = -50 \mu A, T_A = +25 ^{\circ} C$ |                                                                                                    |                | 40   |      | mV   |
|                                | TLV810M                  |                                                    |                                                                                                    |                | 60   |      |      |
|                                | Cumply ourrant           |                                                    | V <sub>DD</sub> = 2 V, output unconnected                                                          |                | 9    | 15   |      |
| I <sub>DD</sub> Supply current |                          | V <sub>DD</sub> = 6 V, output unconnected          |                                                                                                    |                | 20   | 30   | μA   |

 <sup>(1)</sup> The lowest supply voltage at which RESET becomes valid. t<sub>r, VDD</sub> ≤ 66.7 ms/V.
 (2) To ensure best stability of the threshold voltage, a bypass capacitor (0.1-µF ceramic) should be placed near the supply terminals.



# **SWITCHING CHARACTERISTICS**

At  $T_A = +25$ °C, unless otherwise noted.

|                | PARAMETER                      | TEST CONDITIONS                                               | MIN | TYP | MAX | UNIT |
|----------------|--------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| t <sub>w</sub> | Pulse width at V <sub>DD</sub> | $V_{DD} = 1.08 V_{IT-}$ to 0.92 $V_{IT-}$                     |     | 1   |     | μs   |
| t <sub>d</sub> | Delay time                     | V <sub>DD</sub> ≥ V <sub>IT</sub> + 0.2 V; see Timing Diagram | 120 | 200 | 280 | ms   |

# **TIMING DIAGRAM**



# **FUNCTIONAL BLOCK DIAGRAM**



(1) Parasitic diode.



### **TYPICAL CHARACTERISTICS**

At  $T_A = +25$ °C,  $V_{IT-} = 4.38$  V, and  $V_{DD} = 5.0$  V, unless otherwise noted.

# LOW-LEVEL OUTPUT VOLTAGE vs LOW-LEVEL OUTPUT CURRENT



Figure 1.

# SUPPLY CURRENT vs SUPPLY VOLTAGE



Figure 2.

# HIGH-LEVEL OUTPUT VOLTAGE vs HIGH-LEVEL OUTPUT CURRENT



Figure 3.

# NORMALIZED INPUT THRESHOLD VOLTAGE vs free-air temperature at $v_{DD}$



Figure 4.

# MINIMUM PULSE DURATION AT $V_{DD}$ vs $V_{DD}$ THRESHOLD OVERDRIVE VOLTAGE (TLV810M)



DELAY TIME vs TEMPERATURE



Figure 6.



### **APPLICATION INFORMATION**

# **VDD TRANSIENT REJECTION**

The TLV810 has built-in rejection of fast transients on the  $V_{DD}$  pin. The rejection of transients depends on both the duration and the amplitude of the transient. The amplitude of the transient is measured from the bottom of the transient to the negative threshold voltage of the TLV810, as shown in Figure 7.



Figure 7. Voltage Transient Measurement

The TLV810 does not respond to transients that are fast duration/low amplitude or long duration/small amplitude. Figure 5 shows the relationship between the transient amplitude and the duration needed to trigger a reset. Any combination of duration and amplitude above the curve generates a reset signal.

### **RESET DURING POWER UP/DOWN**

The TLV810 output is valid when  $V_{DD}$  is greater than 1.1 V. When  $V_{DD}$  is less than 1.1 V, the output is undefined. Figure 8 shows a typical waveform for the power-up sequence.



Figure 8. Power-Up Response



### **BIDIRECTIONAL RESET PINS**

Some microcontrollers have bidirectional reset pins that act as both inputs and outputs. In a situation where both the TLV810 and the microcontroller are attempting to drive the RESET line, a series resistor should be placed between the output of the TLV810 and the RESET pin of the microcontroller to protect against excessive current flow. Figure 9 shows the connection of the TLV810 to a microcontroller using a series resistor to drive a bidirectional RESET line.



Figure 9. Connection to Bidirectional Reset Pin

www.ti.com 16-Apr-2024

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TLV810MDBZR      | ACTIVE | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOYQ                    | Samples |
| TLV810MDBZT      | ACTIVE | SOT-23       | DBZ                | 3    | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOYQ                    | Samples |
| TLV810RDBZR      | ACTIVE | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOWQ                    | Samples |
| TLV810RDBZT      | ACTIVE | SOT-23       | DBZ                | 3    | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOWQ                    | Samples |
| TLV810ZDBZR      | ACTIVE | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOVQ                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 16-Apr-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Apr-2024

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV810RDBZR | SOT-23          | DBZ                | 3 | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Apr-2024



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV810RDBZR | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC registration TO-236, except minimum foot length.

- 4. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated