











TPL7407LA

SLRS073A -MAY 2017-REVISED MAY 2018

# TPL7407LA 30-V 7-Channel Low Side Driver

#### **Features**

- 600-mA Rated Drain Current (Per Channel)
- CMOS Pin-to-Pin Improvement of 7-channel Darlington Array (For example: ULN2003A)
- Power Efficient (Very low V<sub>OL</sub>)
  - Less Than 4 Times Lower V<sub>OL</sub> at 100 mA Than **Darlington Array**
- Very Low Output Leakage < 10 nA Per Channel
- Extended Ambient Temperature Range:  $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$
- High-Voltage Outputs 30 V
- Compatible with 1.8-V to 5-V Microcontroller and Logic Interface
- Internal Free-wheeling Diodes for Inductive Kickback Protection
- Input Pull-down Resistors Allows Tri-stating the Input Driver
- Input RC-Snubber to Eliminate Spurious Operation in Noisy Environment
- **Inductive Load Driver Applications**
- ESD Protection Exceeds JESD 22
  - 2-kV HBM, 500-V CDM
- Available in 16-pin SOIC and TSSOP packages

# 2 Applications

- Inductive Loads
  - Relays
  - Unipolar Stepper & Brushed DC Motors
  - Solenoids & Valves
- Logic Level Shifting
- Gate & IGBT Drive

# 3 Description

The TPL7407LA is a high-voltage, high-current NMOS transistor array. This device consists of seven NMOS transistors that feature high-voltage outputs with common-cathode clamp diodes for switching inductive loads. The maximum drain-current rating of a single NMOS channel is 600 mA. New regulation and drive circuitry added to give maximum drive strength across all GPIO ranges (1.8 V-5 V). The transistors can be paralleled for higher current capability.

The TPL7407LA key benefit is its improved power efficiency and lower leakage than a Bipolar Darlington Implementation. With the lower V<sub>OL</sub> the user is dissipating less than half the power than traditional relay drivers with currents less than 250 mA per channel.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE (PINS) | BODY SIZE (NOM)   |  |  |
|-------------|----------------|-------------------|--|--|
| TPL7407LAPW | TSSOP (16)     | 5.00 mm × 4.40 mm |  |  |
| TPL7407LAD  | SOIC (16)      | 9.90 mm × 3.91 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simple Application Schematic





# **Table of Contents**

| 1<br>2<br>3<br>4 | Features       1         Applications       1         Description       1         Revision History       2 | 8  | 7.4 Device Functional Modes                             |
|------------------|------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------|
| 5                | Pin Configuration and Functions3                                                                           | 9  | Power Supply Recommendations 14                         |
| 6                | Specifications4                                                                                            | 10 | Layout                                                  |
|                  | 6.1 Absolute Maximum Ratings 4                                                                             |    | 10.1 Layout Guidelines 14                               |
|                  | 6.2 ESD Ratings                                                                                            |    | 10.2 Layout Example14                                   |
|                  | 6.3 Recommended Operating Conditions                                                                       |    | 10.3 Thermal Considerations                             |
|                  | 6.4 Thermal Information                                                                                    | 11 | Device and Documentation Support 16                     |
|                  | 6.5 Electrical Characteristics5                                                                            |    | 11.1 Receiving Notification of Documentation Updates 16 |
|                  | 6.6 Switching Characteristics5                                                                             |    | 11.2 Community Resources 16                             |
|                  | 6.7 Typical Characteristics                                                                                |    | 11.3 Trademarks                                         |
| 7                | Detailed Description 7                                                                                     |    | 11.4 Electrostatic Discharge Caution 16                 |
|                  | 7.1 Overview                                                                                               |    | 11.5 Glossary 16                                        |
|                  | 7.2 Functional Block Diagram                                                                               | 12 | Mechanical, Packaging, and Orderable Information        |

# 4 Revision History

| Changes | from | Original | (Mav   | , 2017) | to | Revision A    |
|---------|------|----------|--------|---------|----|---------------|
| Onanges |      | Original | (IVIG) |         |    | INC VISIOII A |

Page

Added D package in the Device Information table, Pin Configuration and Functions section, and Thermal 



# **5 Pin Configuration and Functions**

#### D and PW Package 16-Pin SOIC and TSSOP Top View



#### **Pin Functions**

| PIN    |     | 1/0    | DESCRIPTION                                                                                                                                     |  |  |  |
|--------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | NO. | I/O    | DESCRIPTION                                                                                                                                     |  |  |  |
| СОМ    | 9   | _      | Supply pin that must be tied to 6.5 V or higher for proper operation (see the <i>Power Supply Recommendations</i> section for more information) |  |  |  |
| GND    | 8   | _      | Ground pin                                                                                                                                      |  |  |  |
|        | 1   |        |                                                                                                                                                 |  |  |  |
| IN(X)  | 2   |        |                                                                                                                                                 |  |  |  |
|        | 3   |        | GPIO inputs that drives the outputs "low" (or sink current) when driven "high"                                                                  |  |  |  |
|        | 4   | l<br>- |                                                                                                                                                 |  |  |  |
|        | 5   |        |                                                                                                                                                 |  |  |  |
|        | 6   |        |                                                                                                                                                 |  |  |  |
|        | 7   |        |                                                                                                                                                 |  |  |  |
|        | 10  |        |                                                                                                                                                 |  |  |  |
|        | 11  |        |                                                                                                                                                 |  |  |  |
|        | 12  |        |                                                                                                                                                 |  |  |  |
| OUT(X) | 13  | 0      | Driver output that sinks currents after input is driven "high"                                                                                  |  |  |  |
|        | 14  |        |                                                                                                                                                 |  |  |  |
|        | 15  |        |                                                                                                                                                 |  |  |  |
|        | 16  |        |                                                                                                                                                 |  |  |  |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

at 25°C free-air temperature (unless otherwise noted) (1)

|                  |                                                   | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|------|-----|------|
| $V_{OUT}$        | Pins OUT1-OUT7 to GND voltage                     | -0.3 | 32  | V    |
| V <sub>OK</sub>  | Output clamp diode reverse voltage <sup>(2)</sup> | -0.3 | 32  | V    |
| $V_{COM}$        | COM pin voltage (2)                               | -0.3 | 32  | V    |
| V <sub>IN</sub>  | Pins IN1-IN7 to GND voltage (2)                   | -0.3 | 30  | V    |
| I <sub>DS</sub>  | Continuous drain current per channel (3) (4)      |      | 600 | mA   |
| I <sub>OK</sub>  | Output clamp current                              |      | 500 | mA   |
| I <sub>GND</sub> | Total continuous GND-pin current                  |      | -2  | Α    |
| TJ               | Operating virtual junction temperature            | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND/substrate pin, unless otherwise noted.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

Over operating temperature range

|                  |                                                                 | MIN | MAX | UNIT |
|------------------|-----------------------------------------------------------------|-----|-----|------|
| V <sub>OUT</sub> | OUT1 - OUT7 pin voltage for recommended operation               | 0   | 30  | V    |
| $V_{COM}$        | COM pin voltage range for full output drive                     | 6.5 | 30  | V    |
| $V_{IL}$         | IN1- IN7 input low voltage ("Off" high impedance output)        |     | 0.9 | V    |
| V <sub>IH</sub>  | IN1- IN7 input high voltage ("Full Drive" low impedance output) | 1.5 |     | V    |
| T <sub>A</sub>   | Operating free-air temperature                                  | -40 | 125 | °C   |
| I <sub>DS</sub>  | Continuous drain current                                        | 0   | 500 | mA   |

#### 6.4 Thermal Information

|                   |                                              | TPL7407    |          |      |
|-------------------|----------------------------------------------|------------|----------|------|
|                   | THERMAL METRIC <sup>(1)</sup>                | TSSOP (PW) | SOIC (D) | UNIT |
|                   |                                              | 16 PINS    | 16 PINS  |      |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance       | 113.1      | 88       | °C/W |
| $\theta_{JCtop}$  | Junction-to-case (top) thermal resistance    | 46.5       | 47.6     | °C/W |
| $\theta_{\sf JB}$ | Junction-to-board thermal resistance         | 58.6       | 45.5     | °C/W |
| ΨЈТ               | Junction-to-top characterization parameter   | 7          | 14.9     | °C/W |
| ΨЈВ               | Junction-to-board characterization parameter | 58         | 45.3     | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(3)</sup> Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



#### 6.5 Electrical Characteristics

 $T_J = -40$ °C to +125°C; Typical Values at  $T_A = 25$ °C (1)

|                                                 | PARAMETER                              | TEST CO                                   | ONDITIONS                | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|----------------------------------------|-------------------------------------------|--------------------------|-----|-----|-----|------|
| \/ (\/ \)                                       | OUT1- OUT7 low-level output            | V <sub>IN</sub> ≥ 1.5 V                   | $I_D = 100 \text{ mA}$   |     | 210 | 450 | m\/  |
| $V_{OL} (V_{DS})$                               | voltage                                |                                           | $I_D = 200 \text{ mA}$   |     | 430 | 900 | mV   |
| V <sub>IL</sub>                                 | IN1- IN7 low-level input voltage       | I <sub>D</sub> = 5 μA                     |                          |     |     | 0.9 | V    |
| V <sub>IH</sub>                                 | IN1- IN7 high-level input voltage      | I <sub>D</sub> = 100 mA                   |                          | 1.5 |     |     | V    |
| I <sub>OUT(OFF)</sub><br>(I <sub>DS_OFF</sub> ) | OUT1- OUT7 OFF-state leakage current   | V <sub>OUT</sub> = 24V, V <sub>IN</sub> : | ≤ 0.9V                   |     | 10  | 500 | nA   |
| V <sub>F</sub>                                  | Clamp forward voltage                  | $I_F = 200 \text{ mA}$                    |                          |     |     | 1.4 | V    |
| I <sub>IN(off)</sub>                            | IN1- IN7 Off-state input current       | $V_{INX} = 0 V$                           | $V_{OUT} = 30 \text{ V}$ |     |     | 500 | nA   |
| I <sub>IN(ON)</sub>                             | IN1- IN7 ON state input current        | $V_{INX} = 1.5 V - 5 V$                   | V                        |     |     | 10  | μА   |
| I <sub>COM</sub>                                | Static current flowing through COM pin | $V_{COM} = 6.5 \text{ V} - 3$             | 0 V                      |     | 17  | 30  | μΑ   |

<sup>(1)</sup> During production testing, device is tested under short duration, therefore  $T_A = T_J$ .

# 6.6 Switching Characteristics

Typical Values at T<sub>A</sub>= 25°C

| - 7 F F F F F F F F F F F F F F F F F F |                                                   |                                                                                             |        |       |      |  |  |  |  |
|-----------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|--------|-------|------|--|--|--|--|
|                                         | PARAMETER                                         | TEST CONDITIONS                                                                             | MIN TY | P MAX | UNIT |  |  |  |  |
| t <sub>PLH</sub>                        | Propagation delay time, low- to high-level output | $V_{INX} \ge 1.65 \text{ V}, \text{ Vpull-up} = 24 \text{ V}, \text{ Rpull-up} = 48 \Omega$ | 35     | 0     | ns   |  |  |  |  |
| t <sub>PHL</sub>                        | Propagation delay time, high- to low-level output | $V_{INX} \ge 1.65 \text{ V}, \text{ Vpull-up} = 24 \text{ V}, \text{ Rpull-up} = 48 \Omega$ | 35     | 0     | ns   |  |  |  |  |
| Ci                                      | Input capacitance                                 | $V_I = 0,$ $f = 100 \text{ kHz}$                                                            |        | 5     | pF   |  |  |  |  |

# TEXAS INSTRUMENTS

# 6.7 Typical Characteristics



Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

This device has proven ubiquity and versatility across a wide range of applications. This is due to its integration of 7 low side NMOS transistors that are capable of sinking up to 600 mA and wide GPIO range capability.

The TPL7407LA comprises seven high voltage, high current NMOS transistors tied to a common ground driven by internal level shifting and gate drive circuitry. The TPL7407LA offers solutions to many interface needs, including solenoids, relays, lamps, small motors, and LEDs. Applications requiring sink currents beyond the capability of a single output may be accommodated by paralleling the outputs.

The TPL7407LA also enables pin to pin replacement with legacy 7 channel darlington pair implementations.

This device can operate over a wide temperature range (-40°C to +125°C).

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

Each channel of the TPL7407LA consists of high power low side NMOS transistors driven by level shifting and gate driving circuitry. The gate drivers allow for high output current drive with a very low input voltage, meaning full operation with low GPIO voltages.

In order to enable floating inputs a 1-M $\Omega$  pull-down resistor exists on each channel. Another 50-k $\Omega$  resistor exists between the input and gate driving circuitry. This exists to limit the input current whenever there is an over voltage and the internal Zener clamps. It also interacts with the inherent capacitance of the gate driving circuitry to behave as an RC snubber to help prevent spurious switching in noisy environment.

In order to power the gate driving circuitry an LDO exists. See the *Power Supply Recommendations* section for further detail on this circuitry.

The diodes connected between the output and COM pin is used to suppress kick-back voltage from an inductive load that is excited when the NMOS drivers are turned off (stop sinking) and the stored energy in the coils causes a reverse current to flow into the coil supply.

# 7.4 Device Functional Modes

#### 7.4.1 Inductive Load Drive

When the COM pin is tied to the coil supply voltage, the TPL7407LA is able to drive inductive loads and suppress the kick-back voltage via the internal free wheeling diodes.

#### 7.4.2 Resistive Load Drive

When driving a resistive load, a pull-up resistor is needed in order for the TPL7407LA to sink current and for there to be a logic high level. The COM pin must be supplied ≥ 6.5 V for full functionality.



# **Device Functional Modes (continued)**

### 7.4.3 ON State Input Current

The current into the INx pins is defined in the electrical characteristics table for input voltages from 1.5 V to 5 V. At higher voltages, this leakage increases, and the input current can be estimated using the approximate clamp voltage for the OVP diode, 6.4 V. Equation 1 shows how to approximate input current for input voltages greater than 6.4 V:

$$I_{IN(ON)} = V_{IN} / 1M\Omega + (V_{IN} - 6.4V) / 50k\Omega$$

#### where

- V<sub>IN</sub> is the input voltage
- 1  $M\Omega$  is the input pull-down resistance
- 50 k $\Omega$  is the input series resistance
- 6.8 V is the approximate clamp voltage for the OVP diode

(1)

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPL7407LA is typically used to drive a high voltage and/or current peripheral from an MCU or logic device that cannot tolerate these conditions. The following design is a common application of the TPL7407LA, driving inductive loads. This includes motors, solenoids & relays. Each load type can be modeled by what's seen in Figure 9.

# 8.1.1 Unipolar Stepper Motor Driver



Figure 7. Stepper Motor Driver Schematic

Figure 7 shows an implementation of the TPL7407LA for driving a uniploar stepper motor. The unconnected input channels can be used for other functions. When an input pin is left open the internal 1-M $\Omega$  pull down resistor pulls the respective input pin to GND potential. For higher noise immunity use an external short across an unconnected input and GND pins. The COM pin must be tied to the supply of whichever inductive load is being driven for the driver to be protected by the free-wheeling diode.



# **Application Information (continued)**

For more information on this application, see the Stepper Motor Driving With Peripheral Drivers (Driver ICs) application report.

# 8.1.2 Multi-Purpose Sink Driver



oopyngiit @ 2017, Texas institutionis intorporated

Figure 8. Multi-Purpose Sink Driver Schematic

When configured as per Figure 8, the TPL7407LA may be used as a multi-purpose driver. The output channels may be tied together to sink more current. The TPL7407LA can easily drive motors, relays & LEDs with little power dissipation. COM must be tied to highest load voltage, which may or may not be same as inductive load supply.

Submit Documentation Feedback



# 8.2 Typical Application

A common application for the TPL7407LA is driving inductive loads such as relays, solenoids, and unipolar stepper motors.



Copyright © 2017, Texas Instruments Incorporated

Figure 9. Inductive Load Driver Schematic



# **Typical Application (continued)**

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 1 as the input parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                    | EXAMPLE VALUE               |
|-------------------------------------|-----------------------------|
| GPIO Voltage                        | 1.8 V, 3.3 V or 5 V         |
| Coil supply voltage                 | 6.5 V to 30 V               |
| Number of channels                  | 7                           |
| Output current (R <sub>COIL</sub> ) | 20 mA to 300 mA per channel |
| C <sub>COM</sub>                    | 0.1 μF                      |
| Duty cycle                          | 100%                        |

#### 8.2.2 Detailed Design Procedure

When using the TPL7407LA in a coil driving application, determine the following:

- Input Voltage Range
- · Temperature Range
- Output & Drive Current
- Power Dissipation

#### 8.2.2.1 TTL and other Logic Inputs

The TPL7407LA input interface is specified for standard 1.8 V through 5 V CMOS logic interface and can tolerate up to 30 V. At any input voltage the output drivers is going to be driven at its maximum when Vcom is greater than or equal to 6.5 V.

#### 8.2.2.2 Input RC Snubber

The TPL7407LA features an input RC snubber that helps prevent spurious switching in noisy environments. Connect an external 1  $k\Omega$  to 5  $k\Omega$  resistor in series with the input to further enhance the TPL7407LA's noise tolerance.

#### 8.2.2.3 High-Impedance Input Drivers

The TPL7407LA features a 1-M $\Omega$  input pull-down resistor. The presence of this resistor allows the input drivers to be tri-stated. When a high-impedance driver is connected to a channel input the TPL7407LA detects the channel input as a low level input and remains in the OFF position. The input RC snubber helps improve noise tolerance when input drivers are in the high-impedance state.

#### 8.2.2.4 Drive Current

The coil current is determined by the coil voltage  $(V_{SUP})$ , coil resistance & output low voltage  $(V_{OL})$  as shown in Equation 2.

$$I_{COIL} = (V_{SUP} - V_{OL})/R_{COIL}$$
 (2)

# 8.2.2.5 Output Low Voltage

The output low voltage  $(V_{OL})$  is drain to source  $(V_{DS})$  voltage of the output NMOS transistors when the input is driven high and it is sinking current and can be determined by the *Specifications* section or Figure 1.



# 8.2.3 Application Curve

Figure 10 was generated with TPL7407LA driving an OMRON G5NB relay --  $V_{in}$  = 5 V;  $V_{sup}$  = 12 V &  $R_{COIL}$  = 2.8  $k\Omega$ 



# 9 Power Supply Recommendations

The COM pin is the power supply pin of this device to power the gate drive circuitry. While a bypass capacitor on this pin is recommended for sensitive power supplies, it is not required for proper operation of the device. The COM pin supply ensures full drive potential with any GPIO above 1.5 V. The gate drive circuitry is based on low voltage CMOS transistors that can only handle a max gate voltage of 7 V. An integrated LDO reduces the COM voltage of 6.5 V to 30 V to a regulated voltage of 5.3 V. Though 6.5 V minimum is recommended for Vcom, the part still functions with a reduced COM voltage that has a reduced gate drive voltage and a resulting higher Rdson.

# 10 Layout

# 10.1 Layout Guidelines

Thin traces can be used on the input due to the low current logic that is typically used to drive the TPL7407LA. Care must be taken to separate the input channels as much as possible, so as to eliminate cross-talk. Thick traces are recommended for the output, in order to drive whatever high currents that may be needed. Wire thickness can be determined by the trace material's current density and desired drive current.

Since all of the channels currents return to a common ground, it is best to size that trace width to be very wide. Some applications require up to 2 A.

Since the COM pin only draws up to 30 µA, thick traces are not necessary.

# 10.2 Layout Example



Copyright © 2017, Texas Instruments Incorporated

Figure 11. Package Layout

(4)



#### 10.3 Thermal Considerations

The number of coils driven is dependent on the coil current and on-chip power dissipation. The number of coils driven can be determined by Figure 3 or Figure 4.

For a more accurate determination of number of coils possible, use Equation 3 to calculate TPL7407LA on-chip power dissipation  $P_D$ :

$$P_{D} = \sum_{i=1}^{N} V_{OLi} \times I_{Li}$$

#### where

- N is the number of channels active together
- V<sub>OLi</sub> is the OUT<sub>i</sub> pin voltage for the load current I<sub>Li</sub>. This is the same as V<sub>CE(SAT)</sub> (3)

In order to guarantee reliability of TPL7407LA and the system, the on-chip power dissipation must be lower than or equal to the maximum allowable power dissipation ( $P_{D(MAX)}$ ) dictated by below equation Equation 4.

$$PD_{(MAX)} = \left(T_{J(MAX)} - T_{A}\right)_{\theta_{JA}}$$

#### where

- T<sub>J(MAX)</sub> is the target maximum junction temperature
- T<sub>A</sub> is the operating ambient temperature
- $\theta_{JA}$  is the package junction to ambient thermal resistance

It is recommended to limit rhe TPL7407LA IC's die junction temperature to less than 125°C. The IC junction temperature is directly proportional to the on-chip power dissipation.

#### 10.3.1 Improving Package Thermal Performance

 $\theta_{JA}$  value depends on the PC board layout. An external heat sink and/or a cooling mechanism, like a cold air fan, can help reduce  $\theta_{JA}$  and thus improve device thermal capabilities. Refer to TI's design support web page at www.ti.com/thermal for a general guidance on improving device thermal performance.



# 11 Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| TPL7407LADR           | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 125   | TPL7407LAD       |
| TPL7407LADR.A         | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 125   | TPL7407LAD       |
| TPL7407LAPWR          | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | TPL747LA         |
| TPL7407LAPWR.A        | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | TPL747LA         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPL7407LA:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 10-Nov-2025

• Automotive : TPL7407LA-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jul-2020

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Ī | Device Device | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter |                        | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|---------------|-----------------|--------------------|----|------|------------------|------------------------|------------|------------|------------|------------|-----------|------------------|
| ŀ | TPL7407LADR   | SOIC            | D                  | 16 | 2500 | (mm)<br>330.0    | <b>W1 (mm)</b><br>16.8 | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| ŀ | TPL7407LAPWR  | TSSOP           | PW                 | 16 | 2000 | 330.0            | 12.4                   | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Jul-2020



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPL7407LADR  | SOIC         | D               | 16   | 2500 | 364.0       | 364.0      | 27.0        |  |
| TPL7407LAPWR | TSSOP        | PW              | 16   | 2000 | 364.0       | 364.0      | 27.0        |  |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025