

# AN-1313 SCAN90CP02 Design for Test Features

### **ABSTRACT**

The SCAN90CP02 has several design-for-test (DfT) features intended to lower development and manufacturing test costs:

- IEEE 1149.1
- IEEE 1149.6
- StuckAt fault insertion

These features also enable fast debug and isolation of faults in fielded equipment, improving the equipment availability and uptime.

|   | Contents                     |   |
|---|------------------------------|---|
| 1 | IEEE 1149.1                  | 2 |
| 2 | IEEE 1149.6                  |   |
| 3 | Fault Insertion              | 3 |
|   | List of Figures              |   |
| 1 | StuckAt Input Cell           | 4 |
| 2 | StuckAt Output Cell          | 5 |
|   | List of Tables               |   |
| 1 | Fault Insertion Instructions | 4 |
| 2 | StuckAt Data Register Order  | 4 |

All trademarks are the property of their respective owners.



IEEE 1149.1 www.ti.com

### 1 IEEE 1149.1

The IEEE 1149.1 standard for Boundary Scan Test is a basic building block of DfT. Also known as JTAG, this standardized approach provides built-in testability access on digital ICs and printed circuit boards (PCBs). Adding JTAG to an IC requires four or five additional test pins, a test access port (TAP) of ±1000 gates, and additional logic to allow the test circuitry to access each pin of the device. When included in VLSI devices, such as microprocessors or complex ASICs, the JTAG feature can be used to initiate and record the results of built-in self-test (BIST). The primary purpose of JTAG, however, is the ability to perform boundary scan or interconnect tests.

Interconnect testing at the board level is done by sending signals from one JTAG IC to another to verify that the correct ICs are in place, that they are oriented properly, that the solder bonds are good and free of defects (shorts), and that PC board traces are sound. These board-level tests represent the most common mechanical defects that are detected during manufacturing test. For digital boards with a high percentage of Boundary Scan ICs, JTAG testing alone is sufficient to ensure a high level of quality.

Systems that use JTAG have superior diagnostics for reduced overall time to market. JTAG devices allow increased access to test nodes, particularly those JTAG functions that are housed in fine-pitch packages and BGA packages that results in better fault coverage and improved quality. Implementation of JTAG also allows the use of automated test generation and inexpensive PC-based testers, reducing the need for expensive in-circuit testers (ICTs). In markets where high availability is critical, (systems that are virtually always in use, such as Telecom and Datacom), extensive use of JTAG has become routine. In fact, IEEE 1149.1 is now so integral to digital board and system test that many ICs are available only with JTAG.

Recently, FLASH and FPGA/CPLD configuration has extended the utility of the JTAG bus and its support infrastructure. All of the leading FPGA and CPLD suppliers offer in-system programming (ISP) using JTAG. In addition, several vendors offer software and hardware tools that use the JTAG bus to program FLASH memory. In situations where the JTAG bus has been included for test purposes, the added benefit of configuring programmable components comes at almost no cost.

Another feature that is being promoted by the programmable logic community is the potential to reconfigure components over the life of the system using the JTAG bus. This again takes advantage of an existing JTAG infrastructure.

TI also provides a number of infrastructure support devices for partitioning the JTAG bus in a system for better programming access or fault isolation, including the 'STA111 and 'STA112 multidrop JTAG multiplexers. These devices allow the serial IEEE-1149.1 bus to be used in a multidrop configuration. Both devices feature multiple local scan ports to improve isolation of JTAG-accessible components.

For more details on the IEEE 1149.1 standard, see *AN-891 Non-Contact Test Access for Surface Mount Technologies*, IEEE 1149.1-1990, or the IEEE standards web site.

## 2 IEEE 1149.6

The IEEE 1149.6 standard extends the capabilities of IEEE 1149.1, while maintaining compatibility with existing test standards and their infrastructures. The goal of the standard is to increase testability of interconnects between high-speed differential AC-coupled devices. AC coupling of differential signals is becoming increasingly common as transmission frequencies exceed 1 Gbps. The AC-coupling technique eliminates problems with DC offsets and differing bias voltages.

The AC-coupled nets on printed circuit boards are difficult, if not impossible, to test with conventional DC-based methods, creating a need for a solution that would extend Boundary Scan into the AC domain. In addition, the 1149.6 implementation must not interfere with the transmission path, or in other words, with the mission mode of the high-speed device in which it is implemented. By meeting its requirements, the implementation of this standard also offers interoperability between technologies and vendors.

The basic implementation of IEEE 1149.6 requires the addition of a pulse generator in the signal path driver and a pulse detector in the signal path receiver. The pulse train is initiated via IEEE 1149.6 instructions delivered through the IEEE 1149.1 interface, and the pulse train is propagated thru the transmission media to the receiver. The receiver observes it's inputs for the presence of the pulse train.

In an AC-coupled interconnect, the only part of the pulse train that will pass thru the coupling capacitors are the edge transitions, so the receiver will see a string of narrow pulses at each transition, and must be able to detect these transitions and provide a pass/fail indication at the receiver's IEEE 1149.1 port.



www.ti.com Fault Insertion

The SCAN90CP02 is the worlds first commercially available product supporting the IEEE 1149.6 standard. For more details on the IEEE 1149.6 standard, see the IEEE standards web site.

#### 3 Fault Insertion

In critical computing applications, fault detection and recovery are often designed-into the system to enable temporary recovery from fault conditions autonomously. Conventional office client computing systems have very little capability to recover from faults; you typically reboot the computer to clear the fault. This is acceptable in most situations as long as the computer controls non-critical processes.

In other applications where it is critical that computer control be maintained during a fault event, fault tolerance must be designed into the system and evaluated to ensure fault events do not become catastrophic to life or property. A truly fault tolerant system might use redundancy to maintain control of the process. The system is constructed with redundant components and if a fault is encountered control is switched to the backup system. High availability systems are similar to fault tolerant systems, but their application may tolerate one or more failure modes without catastrophic results. For example, a typical email system in larger corporations has a fail-over capability to a redundant server to ensure communication is not interrupted.

One method of testing fault tolerance of a system is to provide a way to inject faults into the system in a controlled manner and to observe the system for an appropriate response. Fault insertion, which is a partially intrusive operating mode, is very useful to validate fault-tolerant systems, where it is important to be able to verify that correct operation continues to take place even when some fault conditions exist or interconnects are defective.

The typical fault condition encountered occurs when bits are stuck high or stuck low. These faults are collectively referred to as "stuck-at" faults, and it is often desirable that a system has the capability to inject stuck-at faults as part of the fault insertion and fault recovery strategy for a fault tolerant application.

In support of fault tolerant system designs, the SCAN90CP02 features the ability to insert typical interconnect faults via the IEEE 1149.1 (JTAG) port. The StuckAt feature enables you to override logic values on any of the external pins during normal operation.

StuckAt can be thought of as having the same capabilities as the IEEE-1149.1 EXTEST instruction, but on a per-pin basis. Because this feature occurs on a per-pin basis, normal device operation (mission mode) is possible with the exception of the desired faults. This feature is used to emulate StuckAt faults in a system so that fault detection, isolation, and mitigation can be evaluated.

For an input, this feature will emulate a short to  $V_{DD}$  or  $V_{SS}$  as well as a faulty upstream driver. For the outputs, shorts to  $V_{DD}$  or  $V_{SS}$  and faulty drivers can be emulated. Outputs that are tri-stated via an input pin can also emulate an open to the downstream receiver. This is accomplished by forcing the tri-state controlling input to the appropriate value.



To activate the StuckAt feature, instructions and data are shifted into the device via the IEEE-1149.1 interface. There are three instructions that are associated with this feature, SA, SA\_PRELOAD, and SA\_BYPASS. SA and SA\_PRELOAD access the StuckAt data register, whereas, the SA\_BYPASS accesses the BYPASS register. The StuckAt feature is only active when either the SA or SA\_BYPASS instruction is active. Each input and each output has two associated bits in the StuckAt data register, one for the data that is to be driven and one for control. Information is shifted into the StuckAt data register when the active instruction is SA or SA\_PRLOAD and the TAP state machine is in the SHIFT-DR state. The update (U) register is clocked as the TAP enters the UPDATE-DR state (see Figure 1 and Figure 2). The order of the bits in the StuckAt data register is shown in Table 2.

Note that fault values can be forced on any pin in any combination. Between each output condition change, TRST must be asserted and de-asserted



Fault Insertion www.ti.com

## **Table 1. Fault Insertion Instructions**

| Instruction | Register<br>Accessed | Notes                                                                                                                                                                  |
|-------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SA_PRELOAD  | StuckAt              | Works like the PRELOAD instruction in 1149.1 but with access to the StuckAt data register. The StuckAt feature is not active when SA_PRELOAD is the active instruction |
| SA          | StuckAt              | StuckAt is activated with the instruction                                                                                                                              |
| SA_BYPASS   | BYPASS               | StuckAt is activated with the instruction                                                                                                                              |

Table 2. StuckAt Data Register Order

| Cell Number | Function | Pin   |  |
|-------------|----------|-------|--|
| 0 (TDO)     | Control  | OUT1± |  |
| 1           | Data     | OUT1± |  |
| 2           | Control  | OUT0± |  |
| 3           | Data     | OUT0± |  |
| 4           | Control  | PEM11 |  |
| 5           | Data     | PEM11 |  |
| 6           | Control  | PEM10 |  |
| 7           | Data     | PEM10 |  |
| 8           | Control  | PEM01 |  |
| 9           | Data     | PEM01 |  |
| 10          | Control  | PEM00 |  |
| 11          | Data     | PEM00 |  |
| 12          | Control  | EN1   |  |
| 13          | Data     | EN1   |  |
| 14          | Control  | ENO   |  |
| 15          | Data     | ENO   |  |
| 16          | Control  | SEL0  |  |
| 17          | Data     | SEL0  |  |
| 18          | Control  | SEL1  |  |
| 19 (TDI)    | Data     | SEL1  |  |



Figure 1. StuckAt Input Cell



www.ti.com Fault Insertion



Figure 2. StuckAt Output Cell

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>