# Slew Rate Limiter Circuit



#### **Design Goals**

| Input             |                   | Output            |                   | Supply          |                 |                  |
|-------------------|-------------------|-------------------|-------------------|-----------------|-----------------|------------------|
| V <sub>iMin</sub> | V <sub>iMax</sub> | V <sub>oMin</sub> | V <sub>oMax</sub> | V <sub>cc</sub> | V <sub>ee</sub> | V <sub>ref</sub> |
| -10 V             | 10 V              | -10 V             | 10 V              | 15 V            | –15 V           | 0 V              |

# **Design Description**

This circuit controls the slew rate of an analog gain stage. This circuit is intended for symmetrical slew rate applications. The desired slew rate must be slower than that of the op amp chosen to implement the slew rate limiter.



#### **Design Notes**

- 1. The gain stage op-amp and slew rate limiting op amp should both be checked for stability.
- 2. Verify that the current demands for charging or discharging  $C_1$  plus any load current out of  $U_2$  will not limit the voltage swing of  $U_2$ .



# **Design Steps**

1. Set slew rate and choose a standard value for the feedback capacitor, C<sub>1</sub>.

$$C_1 = 470 nF$$

$$SR = 20\frac{V}{s}$$

2. Choose the value of  $R_2$  to set the capacitor current necessary for the desired slew rate.

$$SR = \frac{I_{C_1}}{C_1}$$

$$20\frac{\mbox{\scriptsize V}}{\mbox{\scriptsize s}} = \frac{\mbox{\scriptsize I}_{\mbox{\scriptsize C}_1}}{470\mbox{\scriptsize nF}} \mbox{ where } \mbox{\scriptsize I}_{\mbox{\scriptsize C}_1} = 9 \mbox{\ .4 } \mbox{\scriptsize $\mu$A}$$

Gain stage op amp  $V_{sat} = \pm 14.995$  (typical)

$$I_{C_1} = \frac{V_{sat}}{R_2}$$

9 .4 
$$\mu A = \frac{14.995 V}{R_2}$$
 , so  $R_2 = 1$  .595  $M\Omega \approx 1\,.6 M\Omega$  (Standard Value)

3. Compensate feedback network for stability.  $R_1$  adds a pole to the  $1/\beta$  network. This pole should be placed so that the  $1/\beta$  curve levels off a decade before it intersects the open loop gain curve (200 Hz, for this example).

$$f_p = \frac{1}{2\pi \times R_1 \times C_1} = 200 Hz$$

200Hz = 
$$\frac{1}{2\pi \times R_1 \times 470 nF}$$
, so R $_1$  = 1 .693 kΩ  $\approx$  1 .69kΩ (Standard Value)

#### **Design Simulations**

#### **Transient Simulation Results**



# **AC Simulation Results**



# **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

See the circuit SPICE simulation file SBOC508.

See TIPD140.

# **Design Featured Op Amp**

| OPA192            |               |  |  |  |
|-------------------|---------------|--|--|--|
| V <sub>cc</sub>   | 4.5 V to 36 V |  |  |  |
| V <sub>inCM</sub> | Rail-to-rail  |  |  |  |
| V <sub>out</sub>  | Rail-to-rail  |  |  |  |
| V <sub>os</sub>   | 5 μV          |  |  |  |
| Iq                | 1 mA/Ch       |  |  |  |
| I <sub>b</sub>    | 5 pA          |  |  |  |
| UGBW              | 10 MHz        |  |  |  |
| SR                | 20 V/μs       |  |  |  |
| #Channels         | 1, 2, and 4   |  |  |  |
| OPA192            |               |  |  |  |

Page

Revision History Www.ti.com

#### **Design Alternate Op Amp**

| TLV2372           |               |  |  |  |
|-------------------|---------------|--|--|--|
| V <sub>cc</sub>   | 2.7 V to 16 V |  |  |  |
| V <sub>inCM</sub> | Rail-to-rail  |  |  |  |
| V <sub>out</sub>  | Rail-to-rail  |  |  |  |
| V <sub>os</sub>   | 2 mV          |  |  |  |
| Iq                | 750 μA/Ch     |  |  |  |
| l <sub>b</sub>    | 1 pA          |  |  |  |
| UGBW              | 3 MHz         |  |  |  |
| SR                | 2.1 V/µs      |  |  |  |
| #Channels         | 1, 2, and 4   |  |  |  |
| TLV2372           |               |  |  |  |

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from February 1, 2018 to February 4, 2019

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated