# Functional Safety Information

# TPS4811x-Q1

# Functional Safety FIT Rate, FMD and Pin FMA



## **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates | 4 |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |

### **Trademarks**

All trademarks are the property of their respective owners.



### 1 Overview

This document contains information for TPS4811x-Q1 (VSSOP package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



www.ti.com Overview



Figure 1-1. Functional Block Diagram

TPS4811x-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TPS4811x-Q1 based on industry-wide used reliability standard:

Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 9                                        |
| Die FIT Rate                 | 3                                        |
| Package FIT Rate             | 6                                        |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- · Mission Profile: Motor Control from Table 11
- Power dissipation: 27 mW
- Climate type: World-wide Table 8 IEC TR 62380
- Package factor (lambda 3): Table 17b IEC TR 62380
- · Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS4811x-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                              | Failure Mode Distribution (%) |
|----------------------------------------------------------------|-------------------------------|
| Gate output stuck high                                         | 13%                           |
| Gate output stuck low                                          | 40%                           |
| Gate output functional, not in specification voltage or timing | 33%                           |
| Short circuit protection fails to trip or false trip           | 2%                            |
| IMON not in specification - current or timing                  | 5%                            |
| UVLO, OV, TSD fails to trip or false trip                      | 2%                            |
| Pin to Pin short any two pins                                  | 5%                            |



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS4811x-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-2)
- Pin short-circuited to an adjacent pin (see Table 4-2)
- Pin short-circuited to supply (see Table 4-2)

Table 4-2 through Table 4-2 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Figure 4-1 shows the TPS4811x-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS4811x-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

 Follow the data sheet recommendation for operating conditions, external component selection, and PCB layout.

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                     | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------------------------------------------------|----------------------------|
| EN/UVLO  | 1       | Normal operation. The device is disabled.                                                      | В                          |
| OV       | 2       | TPS48110-Q1 Only. OV functionality is disabled.                                                | В                          |
| INP_G    | 2       | TPS48111-Q1 Only. Normal operation. The G output is low and the external precharge FET is off. | В                          |
| INP      | 3       | Normal operation. The PD output is low and the external FET is off.                            | В                          |
| FLT_T    | 4       | Overtemperature fault diagnostic cannot be reported.                                           | В                          |
| FLT_I    | 5       | Overcurrent fault diagnostic cannot be reported.                                               | В                          |
| GND      | 6       | Normal operation                                                                               | D                          |



### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground (continued)

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                    | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| IMON     | 7       | IMON output cannot be reported.                                                                                                                                               | В                          |
| IWRN     | 8       | Overcurrent does not get detected, hence overcurrent protection gets disabled.                                                                                                | В                          |
| TMR      | 9       | Overcurrent does not get detected, hence overcurrent protection gets disabled.                                                                                                | В                          |
| DIODE    | 10      | Overtemperature does not get detected, hence overtemperature protection gets disabled.                                                                                        | В                          |
| N.C      | 11      | TPS48110-Q1 Only. No effect.                                                                                                                                                  | D                          |
| G        | 11      | TPS48111-Q1 only. With G grounded, if the pin voltage between SRC and G exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit. | Α                          |
| BST      | 12      | Gate Driver supply does not come up. FETs remain OFF.                                                                                                                         | В                          |
| SRC      | 13      | Short-to-GND protection kicks in                                                                                                                                              | В                          |
| PD       | 14      | With PD grounded, if the pin voltage between SRC and PD exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.                 | А                          |
| PU       | 15      | Gate Driver supply gets short circuited. FETs remain OFF.                                                                                                                     | В                          |
| CS-      | 17      | Short circuit of input supply                                                                                                                                                 | В                          |
| CS+      | 18      | With CS+ grounded, if the pin voltage between CS+ and CS- exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.               | Α                          |
| ISCP     | 19      | With ISCP grounded, if the pin voltage between ISCP and CS- exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.             | Α                          |
| VS       | 20      | Device supply grounded. Device does not power up.                                                                                                                             | В                          |

# Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                             | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------|----------------------------|
| EN/UVLO  | 1       | Internal pulldown brings EN/UVLO to low, disabling the device.                                         | В                          |
| OV       | 2       | TPS48110-Q1 only. OV functionality gets disabled as OV gets internally pulled down to 0 V.             | В                          |
| INP_G    | 2       | TPS48111-Q1 only. Internal pulldown brings INP_G to low, pulling G output low.                         | В                          |
| INP      | 3       | Internal pulldown brings INP to low, pulling PD output low.                                            | В                          |
| FLT_T    | 4       | Overtemperature fault diagnostic cannot be reported.                                                   | В                          |
| FLT_I    | 5       | Overcurrent fault diagnostic cannot be reported.                                                       | В                          |
| GND      | 6       | Device does not power up and is disabled.                                                              | В                          |
| IMON     | 7       | IMON voltage can get clamped to internal supply of 6.5 V.                                              | В                          |
| IWRN     | 8       | IWRN voltage can get clamped to internal supply of 4.5 V.                                              | В                          |
| TMR      | 9       | Overcurrent response time and auto-retry duration gets reduced to device minimum setting.              | С                          |
| DIODE    | 10      | Overtemperature protection gets disabled.                                                              | В                          |
| N.C      | 11      | No effect                                                                                              | D                          |
| G        | 11      | G output does not get controlled.                                                                      | В                          |
| BST      | 12      | External FET may get turned ON and OFF repetitively due to no capacitor connection at BST pin.         | В                          |
| SRC      | 13      | The external FET does turn OFF as the FET's source got disconnected from the internal pulldown driver. | В                          |
| PD       | 14      | The external FET does not turn OFF as the FET's GATE disconnected from the internal pulldown driver.   | В                          |
| PU       | 15      | The external FET does not turn ON as the FET's GATE disconnected from the internal pullup driver.      | В                          |



### Table 4-3. Pin FMA for Device Pins Open-Circuited (continued)

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                   | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CS-      | 17      | CS- gets internally clamped to CS+ minus two diode drops. If IWRN feature is used, then the external FET may not turn ON due to false overcurrent detection. | В                          |
| CS+      | 18      | IMON and overcurrent protection features get disabled.                                                                                                       | В                          |
| ISCP     | 19      | Short-circuit protection feature gets disabled.                                                                                                              | В                          |
| VS       | 20      | Device does not get powered up and is disabled.                                                                                                              | В                          |

## Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

|          |         |               | First was for bevice Fins Short-officiated to Adjacent Fin                                                                                                                                            | Failure         |
|----------|---------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Pin Name | Pin No. | Shorted<br>to | Description of Potential Failure Effect(s)                                                                                                                                                            | Effect<br>Class |
| EN/UVLO  | 1       | 2 (OV)        | TPS48110-Q1 only. When EN/UVLO is driven high then based on the EN/UVLO level the device may detect the OV event and turn off the external FET.                                                       | В               |
| EN/UVLO  | 1       | 2<br>(INP_G)  | TPS48111-Q1 only. When EN/UVLO is driven high then based on the EN/UVLO level INP_G may get detected high and G may go high turning ON the external precharge FET.                                    | В               |
| OV       | 2       | 3 (INP)       | TPS48110-Q1 only. When INP is driven high then based on INP level the device may detect the OV event and turn off the external FET.                                                                   | В               |
| INP_G    | 2       | 3 (INP)       | TPS48111-Q1 only. Both PU/PD and G are controlled together.                                                                                                                                           | В               |
| INP      | 3       | 4<br>(FLT_T)  | When an overtemperature fault occurs, then INP gets pulled low and stays latched off in this state.                                                                                                   | В               |
| FLT_T    | 4       | 5 (FLT_I)     | FLT_T and FLT_I gets ORd together.                                                                                                                                                                    | В               |
| FLT_I    | 5       | 6 (GND)       | Overcurrent fault does not get indicated.                                                                                                                                                             | В               |
| GND      | 6       | 7 (IMON)      | IMON output does not get reported.                                                                                                                                                                    | В               |
| IMON     | 7       | 8 (IWRN)      | IMON output range and IWRN set point gets changed based on the total bias currents flowing through the IMON and IWRN resistors.                                                                       | С               |
| IWRN     | 8       | 9 (TMR)       | TMR and IWRN thresholds get affected. External FET shuts off at a different threshold than set by IWRN. During an overcurrent fault, TMR feature become inactive and the device is in latch-off mode. | С               |
| TMR      | 9       | 10<br>(DIODE) | Auto-retry feature is disabled. Overtemperature feature may give false errors and cause the external FET to turn OFF.                                                                                 | В               |
| N.C      | 11      | 12 (BST)      | TPS48110-Q1 only. No effect.                                                                                                                                                                          | D               |
| G        | 11      | 12 (BST)      | TPS48111-Q1 only. When INP_G is driven low, BST (Gate driver supply) gets loaded through the internal G pulldown switch. Gate driver UVLO hits resulting in turning off the external FETs.            | В               |
| BST      | 12      | 13 (SRC)      | Gate drive supply gets shorted and external FETs do not turn ON.                                                                                                                                      | В               |
| SRC      | 13      | 14 (PD)       | Shorting of the pulldown switch (between PD and SRC) of the internal gate driver.  External FET remains OFF.                                                                                          | В               |
| PD       | 14      | 15 (PU)       | Turn ON and OFF speeds of the external FETs may get impacted.                                                                                                                                         | С               |
| CS-      | 17      | 18 (CS+)      | Bypasses the external current sense resistor. IMON, OCP features get disabled.                                                                                                                        | В               |
| CS+      | 18      | 19<br>(ISCP)  | Short-circuit threshold gets reduced.                                                                                                                                                                 | С               |
| ISCP     | 19      | 20 (VS)       | Short-circuit protection gets set to minimum setting.                                                                                                                                                 | С               |



Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name Pin No. |    | Name Pin No. Description of Potential Failure Effect(s)                                                                                    |   |  |
|------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| EN/UVLO          | 1  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| OV               | 2  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| INP_G            | 2  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| INP              | 3  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| FLT_T            | 4  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | Α |  |
| FLT_I            | 5  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| GND              | 6  | Supply power is bypassed and device doe not turn on.                                                                                       | В |  |
| IMON             | 7  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| IWRN             | 8  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | Α |  |
| TMR              | 9  | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | Α |  |
| DIODE            | 10 | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| N.C              | 11 | TPS48110-Q1 only. No effect.                                                                                                               | D |  |
| G                | 11 | TPS48111-Q1 only. If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit. | А |  |
| BST              | 12 | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | Α |  |
| SRC              | 13 | Output stuck on to supply                                                                                                                  | В |  |
| PD               | 14 | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| PU               | 15 | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on the ESD circuit.                   | А |  |
| CS-              | 17 | In the application, the external sense resistor gets bypassed and IMON, overcurrent and short-circuit protection do not work.              | А |  |
| CS+              | 18 | IMON and IWRN outputs get saturated. External FET may get turned OFF.                                                                      | В |  |
| ISCP             | 19 | Short-circuit protection gets set to minimum setting.                                                                                      | С |  |
| VS               | 20 | No effect                                                                                                                                  | D |  |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated