

# LOW-FREQUENCY ANTENNA DRIVER FOR PASSIVE START AND PASSIVE ENTRY

Check for Samples: TPIC84125-Q1

#### **FEATURES**

- Output Stage Consists of Eight Programmable Half-Bridge MOSFET Drivers (Configurable in Half, Full, or Parallel Bridges) Which Deliver Modulated Current to Each Coil
- Linear Mode Output: Generates a Sine Wave Voltage That is Controlled by the Microcontroller
- Output Stage is Overload Protected for Short and Over Temperature
- Driver Control and Diagnosis Blocks Drive the Gates of the MOSFETS Via Data From the SPI
- Antenna Diagnostics: Short to GND, Short to VBAT, And Open Load Via Current Measurement

- Divider Block Generates an Internal Frequency From the Input Clock (Main Controller); Used for the Internal Logic
- Sophisticated Failure Detection and Handling
- HTSSOP (PWP) 28-Pin Package
- Operating Temperature Range: -40°C to +105°C

#### **APPLICATIONS**

 Automotive Passive Start and Passive Entry Applications

#### DESCRIPTION

The low-frequency (LF) antenna driver is dedicated to automotive applications requiring passive entry or passive start operational control. It allows for up to eight dedicated drivers, consisting of MOSFET transistors. The device also incorporates sophisticated diagnosis, protection and monitoring features.



SLDS175 -AUGUST 2010

11 100 1120 Q1



www.ti.com



Figure 1. Block Diagram

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-----------------------|------------------|
| -40°C to 105°C | HTSSOP – PWP           | Reel of 2000 | TPIC84125TPWPRQ1      | TPIC84000TPWPRQ1 |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



# PWP PACKAGE (TOP VIEW)



#### **TERMINAL FUNCTIONS**

| NAME              | NO. | I/O | DESCRIPTION                                                                       |
|-------------------|-----|-----|-----------------------------------------------------------------------------------|
| V <sub>S</sub> /2 | 1   | 0   | V <sub>S</sub> /2 decoupling point. (Requires a 100nF, 10%, ESR < 50mΩ capacitor) |
| AT1               | 2   | 0   | Internal use, connect to ground                                                   |
| AT2               | 3   | 0   | Internal use, connect to ground                                                   |
| Test              | 4   | I   | Internal use, connect to ground                                                   |
| $V_{A}$           | 5   | 1   | Analog 5V supply                                                                  |
| R <sub>BIAS</sub> | 6   | 0   | Current reference resistor (requires a 62kΩ, 1%, 50ppm resistor)                  |
| GND               | 7   | -   | Analog ground                                                                     |
| GND               | 8   | -   | Digital ground                                                                    |
| $V_D$             | 9   | I   | Digital 5V supply                                                                 |
| CLK_IN            | 10  | I   | Input clock signal                                                                |
| SDO               | 11  | 0   | Serial data out for SPI                                                           |
| SDI               | 12  | I   | Serial data in for SPI                                                            |
| SCLK              | 13  | I   | Serial clock for SPI                                                              |
| NCS               | 14  | I   | Chip select for SPI (active low)                                                  |
| $V_S$             | 15  | I   | Supply voltage                                                                    |
| Out8              | 16  | 0   | Output 8                                                                          |
| Out7              | 17  | 0   | Output 7                                                                          |
| Pgnd              | 18  | -   | Power ground                                                                      |
| Out6              | 19  | 0   | Output 6                                                                          |
| Out5              | 20  | 0   | Output 5                                                                          |
| $V_S$             | 21  | I   | Supply voltage                                                                    |
| $V_S$             | 22  | I   | Supply voltage                                                                    |
| Out4              | 23  | 0   | Output 4                                                                          |
| Out3              | 24  | 0   | Output 3                                                                          |
| Pgnd              | 25  | -   | Power ground                                                                      |
| Out2              | 26  | 0   | Output 2                                                                          |
| Out1              | 27  | 0   | Output 1                                                                          |
| V <sub>S</sub>    | 28  | I   | Supply voltage                                                                    |
| Thermal Pad       | 29  | -   | Must be connected to ground                                                       |

#### DEVICE INFORMATION

The TPIC84125 is designed to control Passive Entry, Passive Start (PEPS) systems as a part of the central body control module. Functionally, the TPIC84125 transmits a magnetic field signal via antenna coils located throughout the vehicle. The data is transmitted using amplitude shift keying (ASK). Such a signal is received by an external RFID card or key, which then activates the card or key to then process and send an authenticating signal back to the vehicle, thus authenticating the driver. Once authenticated, the driver is able to open doors or start the vehicle depending on the systems specific configuration. In general, the antenna load of the TPIC84125 is a coil, which generates a magnetic field which is high enough to transmit data to the ID card, and accurate enough for location recognition outside of the vehicle.

#### **Functional Description**

#### **Power Management**

The TPIC84125 operates with three types of supply voltage: Digital 5V (V<sub>D</sub>), Analog 5V (V<sub>A</sub>), and Power (V<sub>S</sub>). While V<sub>D</sub> is used for the internal digital circuitry and V<sub>A</sub> voltage determines:

- The accuracy of the output voltage in data and destroy modes, because the sine wave signal is derived from the  $V_A$  voltage.
- The accuracy of the current measurements, because the Current Measurement (ADC) reference voltage is derived from the V<sub>A</sub> voltage.
- The supply currents for the IC, as the bias current is derived from the  $V_A$  voltage.



V<sub>S</sub> must be powered on all V<sub>S</sub> pins regardless of which outputs are used.

Biasing: Biasing of the circuit is done by an external resistor,  $R_{BIAS} = 62k\Omega$ , 1%, 50ppm. The value of the  $R_{BIAS}$ resistance determines:

- The accuracy of the current measurements, because the ADC reference voltage is proportional to the V<sub>A</sub> voltage divided by the value of R<sub>BIAS</sub>.
- The supply currents for the IC, as the biasing current is proportional to the V<sub>A</sub> voltage divided by the value of R<sub>BIAS</sub>.

#### **Clock Divider**

The Clock Divider generates a 2 MHz internal clock signal from the external clock. The internal clock frequency is used for:

- Clearing and latching the fault bits within Control and Status Register (CSR).
- For generating the frequency of the sine wave

Copyright © 2010, Texas Instruments Incorporated

The divider can be programmed to either: /1, /2, /4, /8, with the default being /8. Table 1 shows the possible CLK\_IN input frequencies to generate 125 kHz signal.

**Table 1. Clock Divider** 

| Divider      | CLK_IN |
|--------------|--------|
| /1           | 2 MHz  |
| /2           | 4 MHz  |
| /4           | 8 MHz  |
| /8 (default) | 16 MHz |

Product Folder Link(s): TPIC84125-Q1

To function properly the following conditions must be satisfied:

- The incoming clock (CLK\_IN) has to be provided for at least 4 cycles of the internal clock after writing to Configuration register via SPI
- In the case of a wake up command (i.e. sleep bit = 0 in the Config Reg), CLK\_IN has to be provided during 124 additional cycles of the internal clock for fault blanking after writing the Config Register. During that time:
  - Data1 buffer cannot be written to if sending mode bit in Config Reg is set to 1 (autosend mode).
  - SPI command "Start Transmission" cannot be programmed
- In the case of CSR read and if a fault is cleared then, CLK\_IN also has to be provided during a total of 128 clock cycles for the same reason of fault blanking.

#### CLK\_IN electrical levels:

- When the CLK\_IN is OFF, the electrical level should be high (typically 5V)
- The clock should be turned OFF after a low to high transition of CLK\_IN

#### Sine Wave Generation

The sine wave generation block generates the 125 kHz sine wave from the internal clock. This sine wave is used to generate the carrier frequency which is used for transmitting the signal as well as Destroy bits.

Note that the Destroy bits consist of bringing the selected channel to  $V_S/2$ , transmitting a small number of bits (1-4 programmable through SPI) at a reduced peak-to-peak voltage, then the channel is grounded again (HS off, LS on). The purpose of the destroy bits is to actively stop any unwanted transmission signal that may be present on the antenna due to coupling from the transmitting antenna.

For example, Figure 2 shows the first 6 Transmitted Bits (3 Manchester Bits) of a telegram together with three destroy bits on the non-active outputs. The counter for start of destroy bits is set to 3, and it starts counting down at the beginning of the transmission telegram denoted by "start" in the below diagram.



Figure 2. Transmitted Telegram Sample With Destroy Bits

#### **Gains**

Gain1 is a programmable gain for the output antenna working in normal mode to control the transmission power.

**Gain2** allows the user to change the gain of the transmitted telegram for a programmable number of data bits after which the telegram is continued in gain1. The time at which gain2 begins is programmable in the CSR; alternatively, if the length of bits sent in gain2 is zero (0) the entire telegram is transmitted in gain1. Note, these gains are not cascaded; it is either Gain1 or Gain2.

**Gain for destroy bit** transmission dictates the gain for the output channels set to "destroy bits". The gain for destroy bits is a logarithmic scale and it is set to 500 mVpp by default.

Figure 3 shows an example in which Out1 is configured to transmit the telegram, using both Gain1 and Gain2. The counter for start of transmission with Gain2 = 2 Bytes, and the counter for transmission in gain2 = 16 bits. Note that the transmission resumes at Gain1 after the transmission at Gain2. The diagram also displays Out2 with destroy bits where counter for start of destroy bits = 8 bits, and Length of destroy = 4 bits.



Figure 3. Transmitted Telegram Sample Gain1 And Gain2

#### Multiplexer (Mux)

A multiplexer is used to pick between the various gains of the signal to each output, as well as selecting the phase (0° or 180°) of the transmitting antennas.

A maximum of two outputs, or 2 half-bridges, can be activated at the same time in normal mode, where each is designed to drive the required power into the antenna. Further, all other outputs can also be activated with destroy bits at the same time(at a lower Vpp). As the bridges operate in a linear mode, the sine wave generation at the bridge output is optimized to reduce EMI emissions and power dissipation.

#### **Current Measurement**

From a system's point of view, diagnostics of the antenna operation is done by measuring the load current across the antenna and providing the measured value to the microcontroller via SPI. The microcontroller retrieves the current value and evaluates if there is a failure or not. Within the TPIC84125 the current measurement is done at each Low Side-transistor (LS), though the measurement of the various currents is done sequentially (i.e. first LS1 measurement followed by the LS2 measurement, etc.). The actual measured analog values are converted into five bit resolution digital values and are then stored in the control and status register.

As the load current can take between 2 to 10 wave-forms to reach its maximum value; current measurement can depend on the actual application and the specific Q-factor of the antenna circuit. Therefore it is necessary to program the exact time when the current measurement must be performed, and it is also necessary to measure at the specific time within the wave to measure the maximum value.

A programmed parameter indicates which outputs are measured, where the low side of the programmed output is measured sequentially. Here the edge (rising or falling) is also programmed, where during the odd (1st, 3rd, 5th, etc) rising or falling edge, the current on the low side of the first programmed output is measured; during the even (2nd, 4th, 6th, etc) rising or falling edge, the current in the low side of the second programmed output is measured. The measurement is performed continuously and the current value updated (over written) every time within the Control and Status register.

Figure 4 shows an example of current measurement in a full-bridge configuration. In order to diagnose the operation of the device in full-bridge, it is necessary to measure the current of LS1 and LS2. The two measured values are stored in the Control and Status register.



Figure 4. Current Measurement Timing For Full Bridge Setup

#### **Control Logic**

The control logic block contains the SPI interface along with all the other circuitry necessary to convert the SPI commands into the desired outputs.

Submit Documentation Feedback



#### **Operation Modes**

There are two operating modes: SLEEP mode and WAKE-UP mode.

In WAKE-UP mode, the device is either ready for the next transmission, or it is transmitting data. The wake-up command and the output configuration command are separated to avoid noise on the  $V_S/2$  signal at wake up. Note that the start command must happen at least 128 clock cycles after the wake-up command. The device transitions from the WAKE-UP mode to the SLEEP mode when the following conditions occur:

- The Sleep bit in Configuration Register is set to 1 via SPI
- An over temperature fault condition is detected or
- V<sub>S</sub> or V<sub>D</sub> under voltage is detected

In SLEEP mode, the sine wave generation block is off, the outputs are in tri-state, the SPI is functioning, but the flags are not updated. The device goes from SLEEP mode to WAKE-UP mode when the following conditions occur:

- The Sleep bit is set to 0 via the SPI
   or
- The Sleep bit is set to 0 via the SPI and the CSR is read in case of an over temperature detection or V<sub>S</sub> under voltage

#### **NOTE**

When operating in the tri-state mode, there is a pull down of typically 150  $k\Omega$  at the Outx pins.

#### **Diagnosis**

As a function of protecting the TPIC84125 various diagnostic features such as over temperature warning, over temperature pre-warning and energy limiting protection have been implemented. Flags within a register are used to highlight a particular fault, or diagnosis, to the main controller, where each fault is essentially latched within the register until it is read by SPI interface. After having been read by the SPI, the register is then cleared. This protection scheme is implemented within the TPIC84125 itself, as follows:

#### Over Temperature

When over-temperature occurs while the device is operating in WAKE-UP mode; where upon over temperature the device goes to SLEEP mode and the "over temperature" and "failure" flags are set to 1 in the CSR.

If the device is in SLEEP mode, it stays in this mode but no SPI flag is updated.

#### Temperature Pre-Warning

Temperature pre-warning has no impact on the operating mode of the device. If the device is in WAKE-UP mode, the "temperature pre-warning" flag is set to 1 in the CSR; if the device is in SLEEP mode, no SPI flag is updated.

#### Under Voltage

- V<sub>S</sub> under voltage: Occurs when V<sub>S</sub> goes below the V<sub>S</sub> under voltage threshold
  - If the device is in WAKE-UP mode, it goes to SLEEP mode and the "under voltage at V<sub>S</sub>" and "failure" flags are set to 1 in the CSR.
  - If the device is in SLEEP mode, it stays in this mode but no SPI flag is updated.
- $V_D$  under voltage: Occurs when  $V_D$  goes below the  $V_D$  under voltage
  - If the device is in WAKE-UP mode, it goes to SLEEP mode and the "under voltage at  $V_D$ " and "failure" flags are set to 1 in the CSR.
  - If the device is in SLEEP mode, it stays in this mode but no SPI flag is updated.

Copyright © 2010, Texas Instruments Incorporated

Instruments

SLDS175 -AUGUST 2010 www.ti.com

#### IFAULT Flag: Energy Limiting Scheme

Two types of output device energy limiting schemes are used:

1. Detection of DC currents flowing in the output transistors

In normal operation, with an AC coupled load, continuous DC currents of greater than several mA will not flow in the output transistors. If a current greater than 150mA (nominal) flows in either output transistor for a duration greater than  $4\mu s$  then the IFAULT condition will be activated and that channel will be placed in tri-state. The exact time before the IFAULT is activated is a function of the voltage across the transistor conducting >150mA load current. Larger voltages across this transistor will cause the deglitch time to be shorter. With  $V_S = 38V$  and with the output at  $V_S/2$  the minimum deglitch time is  $4\mu s$ . The deglitch timer is reset when the current level falls below 150mA.

2. Detection of excess bi-directional peak currents flowing in the output transistors

If a current greater than 0.9A flows in both output transistors when the sine wave signal is driven through the output transistors, then the IFAULT condition will be activated and that channel will be placed in tri-state. The IFAULT condition is activated when both high side and low side transistors have conducted >0.9A at any time during the sine wave burst. The IFAULT signal will be activated immediately when the second output transistor current exceeds 0.9A. The high side and low side detectors are reset during the transmission of a "0" bit.

IFAULT has no impact on the operating mode.

- If the device is in WAKE-UP mode, the "IFAULT" and "failure" flags are set to 1 in the CSR and the channel which has failed is put in tri-state.
- If the device is in SLEEP mode, no SPI flag is updated. However the data buffer will continue to be read out until software stops the data buffer read by sending new Configuration data.

#### **SPI Interface**

A Serial Peripheral Interface (SPI) circuit is integrated into the device to set various internal registers and read out current measurement and status information from the drivers. TPIC84125 operates in slave mode and the microcontroller always acts as a master. The interface to the external micro-controller consists of 4 pins: NCS, SCLK, SDO and SDI.

#### SPI Frame Structure

Each SPI communication frame for the TPIC84125 has a length of 64 bits, where it is forbidden to send more than 64 bits. Each 64bit frame consists of 8 command-bits and 56-data-bits. The format of the 64 bits entering at SDI and sent out at SDO is shown in Figure 5:



Figure 5. SPI Frame Structure

The MSB is the first "in" at the SDI and first "out" at the SDO, where the command sent out on SDO is the command that was sent in the SDI's previous cycle

When NCS is high, any signals at the SCLK and SDI pins are ignored, and the SDO is forced into a high impedance state.

During a High to Low transition on NCS, the SPI response word is loaded into a shift register, where the SCLK pin must be low when NCS goes low.

At each rising edge of SCLK after NCS goes low, the response bit is serially shifted out on the SDO pin. Further, the Control and Status register has to be cleared after readout at next NCS falling edge.

10

At each falling edge of SCLK (after NCS goes low), a new control bit is serially shifted in from the SDI pin. The SPI command is decoded to determine the destination address for the associated data. After a complete frame is received, during the next low to high transition on NCS, the SPI shift register data is transferred into the internal memory at the last decoded address.



Figure 6. SPI Protocol

Each SPI register in TPIC84125 has a length of 56 bits. The device has two registers for data transmission, one configuration register and one control and status register (CSR).

#### **Buffers for Data Transmission**

The TPIC84125 has two buffers for data transmission with a size of 56 bits each, thus a maximum of 112bits can be stored. After transmission begins, in order for the telegram to be endless, the buffers must be reloaded continuously. The inactive buffer can be reloaded while the TPIC84125 is transmitting from the active buffer, and the active buffer cannot be reloaded during transmission.

#### SPI Command Structure

The encoding of the specific SPI commands is based on, and specifically limited within the SPI shift register, to 64bits. Table 2 highlights the required basic commands to be sent via SPI. The encoding is optimized to reduce the size of the digital part and to fulfill the application software preferences. One command and its associated data are sent in the same frame. Any un-specified command or frame received by TPIC84125 will take the device into an undefined state.

#### Basic Commands and Data Structure

**Table 2. Commands** 

| COMMAND<br>MSBLSB                   | COMMAND DESCRIPTION                                                                                                                             | DATA SENT ON SDO AT NEXT FALLING EDGE OF NCS                        |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Oxxx xxxx                           | Read back the programmed register. Programmed register will be loaded into SPI register at next falling edge of NCS.                            | Programmed register                                                 |
| 1xxx xxxx                           | Request control and status register. The control and status register will be loaded into SPI register at next falling edge of NCS.              | Control and status register                                         |
| 1000 xxxx<br>x110 xxxx<br>x111 xxxx | No operation only feedback. Data bits are unused. The control and status register will be loaded into SPI register at next falling edge of NCS. | Control and status register                                         |
| 0000 xxxx                           | No operation only feedback.                                                                                                                     | All bits '0'                                                        |
| x001 xxxx                           | Program configuration register. Data bits contain data for configuration register.                                                              | Programmed register or control and status register depending on MSB |
| x010 xxxx                           | Program control and status register. Data bits contain data for control and status register.                                                    | Control and status register whatever is the MSB                     |
| x011 xxxx                           | Program data buffer1. Data bits contain data for buffer1.                                                                                       | Programmed register or control and status register depending to MSB |
| x100 xxxx                           | Program data buffer2. Data bits contain data for buffer2.                                                                                       | Programmed register or control and status register depending to MSB |
| x101 xxxx                           | Start transmission. Data bits are unused. (When not in automode)                                                                                | Control and status register                                         |

The command that is sent out on SDO is the command that was sent on SDI at the previous cycle. The fifth MSB bit is a failure bit which is set to '1' by the device when one of the following failures occurs: over temperature, temperature pre-warning, under voltage at  $V_S$  or  $V_D$ , output over-current. Default is '0' for this bit then value is latched until is read by SPI. This bit is the same as bit 18 in Control and Status register.



Figure 7. Format for 64 Bits Returned on SDO

2 Submit Documentation Feedback

# Register Definitions

# **Table 3. Register Definitions**

| NAME                              | NO. OF<br>BITS | DESCRIPTION                                                                                                                                | DEFAULT VALUE<br>AT POR        | MODE<br>R/W |
|-----------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|
| SPI register                      | 64             | 8 bit command 56 bit data                                                                                                                  | 00<br>00                       | R/W         |
| Data buffer 1                     | 56             | 56 bit data                                                                                                                                | 00                             | R/W         |
| Data buffer 2                     | 56             | 56 bit data                                                                                                                                | 00                             | R/W         |
| Configuration register            |                |                                                                                                                                            |                                |             |
| clock division                    | 2              | 00 = no division<br>01 = division by 2<br>10 = division by 4<br>11 = division by 8                                                         | Division by 8                  | R/W         |
| baud rate                         | 1              | 0 = 7.8 kHz Baud<br>1 = 15.6 kHz Baud                                                                                                      | 1                              | R/W         |
| output 1                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 2                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 3                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 4                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 5                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 6                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 7                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| output 8                          | 2              | 00 = LowSide "ON" - HighSide "OFF"<br>01 = transmit data with 180° phase<br>10 = transmit data with 0° phase<br>11 = transmit destroy bits | LowSide "ON"<br>HighSide "OFF" | R/W         |
| Gain1 for data transmission       | 5              | 00000 = 1Vpp<br>00001 = 2Vpp<br><br>11111 = 32Vpp<br>n = (n+1)Vpp                                                                          | 28Vpp (11011)                  | R/W         |
| Gain2 for data transmission       | 5              | 00000 = 1Vpp<br><br>11111 = 32Vpp<br>n = (n+1)Vpp                                                                                          | 14Vpp (01101)                  | R/W         |
| gain for destroy-bit transmission | 4              | 0000 = 32/(2^15) Vpp<br>0001 = 32/(2^14) Vpp<br>                                                                                           | 32/(2^6) Vpp (1001)            | R/W         |
|                                   |                | 1111 = 32 Vpp                                                                                                                              |                                |             |

**ISTRUMENTS** 



## **Table 3. Register Definitions (continued)**

|                                              |                | Table 3. Register Definitions (Continued)                                                                                                                                                                                                                      |                         |             |
|----------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|
| NAME                                         | NO. OF<br>BITS | DESCRIPTION                                                                                                                                                                                                                                                    | DEFAULT VALUE<br>AT POR | MODE<br>R/W |
|                                              |                | 00 0000                                                                                                                                                                                                                                                        |                         |             |
| counter for start of transmission with gain2 | 6              | 11 1111 = after 63 data bytes after x bytes the transmission will be sent with gain 2                                                                                                                                                                          | 00 0000                 | R/W         |
| counter for bits transmitted with gain2      | 7              | 000 0000 = 0 bit<br><br>1111111 = 127 bit                                                                                                                                                                                                                      | 000 0000                | R/W         |
| counter for start of transmit destroy bits   | 6              | After x normal bits, destroy bits will be transmitted. Values '000 000' and '000 001' are not allowed. If they are programmed, this will give '000 010'.                                                                                                       | 000 010                 | R/W         |
|                                              |                | 00 = 1 bit                                                                                                                                                                                                                                                     |                         |             |
| length of destroy bit                        | 2              | <br>11 = 4 bit                                                                                                                                                                                                                                                 | 1 bit                   | R/W         |
| selection of sending mode                    | 1              | 0 = wait for trigger command via SPI<br>1 = start transmission as soon as buffer1 has received the<br>full 56 bits                                                                                                                                             | 1                       | R/W         |
| Sleep bit                                    | 1              | 0 = wake-up mode<br>1= sleep mode (outputs are tri-state during this mode)                                                                                                                                                                                     | 1                       | R/W         |
| Control and Status Registe                   | er             |                                                                                                                                                                                                                                                                |                         |             |
| timer1 for current<br>measurement 1          | 9              | time from 750ns to 255.25 $\mu$ s after selected edge (rising or falling) 1st, 3rd ,5th 00000: not used 00001: 750 ns 00010: 1250 ns 00011: 1750 ns 11101: 249.75 $\mu$ s 11101: 255.25 $\mu$ s 11111: not used Timer (ns) = 250 ns + Bit data * 500 ns (1)(2) | 00001                   | R/W         |
| Must be set to "1" by micro                  | 1              | Bit must be set to "1" by the microcontroller to ensure accurate current measurement                                                                                                                                                                           | 0                       | R/W         |
| timer2 for current<br>measurement 2          | 9              | time from 750ns to 255.25 $\mu$ s after selected edge (rising or falling) 1st, 3rd ,5th 00000: not used 00001: 750 ns 00010: 1250 ns 00011: 1750 ns 11101: 249.75 $\mu$ s 11101: 249.75 $\mu$ s 1111: not used Timer (ns) = 250 ns + Bit data * 500 ns (3)(4)  | 00001                   | R/W         |
| Must be set to "1" by micro                  | 1              | Bit must be set to "1" by microcontroller to ensure accurate current measurement                                                                                                                                                                               | 0                       | R/W         |
| trigger for measurement1                     | 1              | 0 = measurement is done at 1st, 3rd ,5th rising edge of Data_bit 1 = measurement is done at 1st , 3rd,5th falling edge of Data_bit                                                                                                                             | rising edge of Data_bit | R/W         |
| trigger for measurement2                     | 1              | 0 = measurement is done at 2nd , 4th,6th rising edge of Data_bit 1 = measurement is done at 2nd , 4th,6th falling edge of Data_bit                                                                                                                             | rising edge of Data_bit | R/W         |
| selected output for measurement1             | 3              | 000 = output 1 selected<br>001 = output 2 selected<br>010 = output 3 selected<br>011 = output 4 selected<br>                                                                                                                                                   | 0                       | R/W         |

The programmed value must not exceed the duration of one bit at the chosen baud rate.

<sup>(2)</sup> 

The programmed value can not be max value.

The programmed value must not exceed the duration of one bit at the chosen baud rate.

<sup>(4)</sup> The programmed value can not be max value.



# **Table 3. Register Definitions (continued)**

| NAME                             | NO. OF<br>BITS | DESCRIPTION                                                                                                                                                             | DEFAULT VALUE<br>AT POR                                                 | MODE<br>R/W |
|----------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------|
| selected output for measurement2 | 3              | 000 = output 1 selected<br>001 = output 2 selected<br>010 = output 3 selected<br>011 = output 4 selected<br>                                                            | 1                                                                       | R/W         |
| unused                           | 2              | Bits unused                                                                                                                                                             |                                                                         | -           |
| mode of device                   | 2              | 0x = ready for next transmission<br>10 = busy - transmitting data 1<br>11 = busy - transmitting data 2                                                                  | additional there is the sleep mode                                      | R           |
| Sleep status                     | 1              | 0 = wake-up mode<br>1= sleep mode (outputs are tri-state during this mode)                                                                                              | 1                                                                       | R           |
| temperature pre-warning          | 1              | 0 = below pre-warning temperature<br>1 = above pre-warning temperature                                                                                                  | Default is '0' then value is<br>latched until it is read by<br>SPI      | R           |
| over-temperature                 | 1              | 0 = no over-temperature<br>1 = over-temperature                                                                                                                         | Default is '0' then value is latched until it is read by SPI            | R           |
| under voltage at V <sub>D</sub>  | 1              | 0 = normal supply voltage at $V_D$<br>1 = under voltage at $V_D$                                                                                                        | Default is '0' then value is latched until it is read by SPI            | R           |
| under voltage at V <sub>S</sub>  | 1              | 0 = normal supply voltage at V <sub>S</sub><br>1 = under voltage at V <sub>S</sub>                                                                                      | Default is '0' then value is latched until it is read by SPI            | R           |
| failure                          | 1              | 0 = no failure<br>$1 = \text{one of the following failures: over-temperature, under voltage at V}_S$ , or V $_D$ output over-current.                                   | Default is '0' then value is<br>latched until it is read by<br>SPI      | R           |
| output over-current              | 8              | 0000 0001 = over-current on output 1<br>0000 0010 = over-current on output 2<br>0000 0011 = over-current on outputs 1 and 2<br>0000 0100 = over-current on output 3<br> | Default is '0000 0000' then value is latched until it is read by SPI    | R           |
| current value 1                  | 5              | measured current at one active output                                                                                                                                   | Default is '0 0000' then value is latched until new measurement is done | R           |
| current value 2                  | 5              | measured current at other active output                                                                                                                                 | Default is '0 0000' then value is latched until new measurement is done | R           |



#### **Table 4. Typical Sequence of Commands**

| 1.)  | SPI Frame: | 0001 xxxx | Program configuration register for wake up (outputs configured: High Side OFF – Low Side ON) |
|------|------------|-----------|----------------------------------------------------------------------------------------------|
|      |            |           | SDO: Returns programmed register (config. Reg. in this case) Note 1.                         |
| 2.)  | SPI Frame: | 0001 xxxx | Program configuration register for output configuration                                      |
|      |            |           | SDO: Returns programmed register (config. Reg. in this case)                                 |
| 3.)  | SPI Frame: | 0011 xxxx | Program data1                                                                                |
|      |            |           | SDO: Returns configuration data programmed in previous frame                                 |
| 4.)  | SPI Frame: | 0100 xxxx | Program data2                                                                                |
|      |            |           | SDO: Returns data1 programmed in previous frame                                              |
| 5.)  | SPI Frame: | *000 xxxx | No command                                                                                   |
|      |            |           | SDO: Returns data2 programmed in previous frame                                              |
| 6.)  | SPI Frame: | 1010 xxxx | Program triggers & timers for current measurement for diagnosis                              |
|      |            |           | SDO: Returns Config. Reg. or CSR (depending on MSB in last frame)                            |
| 7.)  | SPI Frame: | 1101 xxxx | Start transmission                                                                           |
|      |            |           | SDO: Returns CSR (Control and Status register)                                               |
| 8.)  | SPI Frame: | 1010 xxxx | Re-program triggers & timers for new current measurement for diagnostics                     |
|      |            |           | SDO: Returns updated CSR (Control and Status register)                                       |
| 9.)  | SPI Frame: | *000 xxx  | No command                                                                                   |
|      |            |           | SDO: Returns Config. Reg. or CSR (depending on MSB in last frame)                            |
| 10.) | SPI Frame: | *001 xxx  | Program config. Reg. for Sleep mode                                                          |
|      |            |           | SDO: Returns Config. Reg. or CSR (depending on MSB in last frame)                            |

### SPI Registers

Before being programmed, at POR, the TPIC84125 is in the default configuration. The default mode is sleep mode and waiting for NCS. After POR, the SPI register (8bits command, 56bits data) is all "0". When it is in sleep mode, the device will wake up when a "0" is programmed to "sleep bit" in configuration register. At wake up, the registers remain with the same content as before standby. The wake-up command and the output configuration command are separated to avoid noise on  $V_S/2$  signal at wake-up. The start command must happen at least 64 µs after the wake-up command. For transmission of LF on outputs, the MSB which is the first bit in the data buffer is first out on LF driver.

Submit Documentation Feedback

#### **APPLICATION OVERVIEW**

#### **Typical Application Circuit**



NOTE: Analog ground, digital ground, power ground, as well as the power pad must be connected together with a low impedance path.

Figure 8. Typical Application Circuit

#### **Necessary External Components**

 $V_s/2$ : Pin 1 requires a 100nF capacitor with at least 10% tolerance or better, and ESR (equivalent series resistance) of less than 50m $\Omega$ .

 $R_{BIAS}$ : Pin 6 requires a 62k $\Omega$ , 1% or better tolerance, 50ppm or better temperature coefficient.

#### **Output Channels**

The output channels require current limiting resistors to insure the source/sink current of the outputs does not exceed the minimum AC current detection threshold of 0.9 A. Besides current limiting, these resistors affect the Q-factor of the antenna. The output channels require 3V headroom at each rail to avoid clipping. Therefore, for an output signal of 24 Vpp, V<sub>S</sub> must be at least 30V.



# **ABSOLUTE MAXIMUM RATINGS(1)**

|                     |                                                                                         |                                  | MIN  | MAX            | UNIT     |
|---------------------|-----------------------------------------------------------------------------------------|----------------------------------|------|----------------|----------|
| Supply              |                                                                                         |                                  |      |                |          |
| V <sub>S</sub>      | V <sub>bat</sub> or V <sub>step-up</sub>                                                |                                  | -0.3 | 42             | V        |
| I_V <sub>S</sub>    | Current on one V <sub>S</sub> pin                                                       |                                  |      | 1.3            | Α        |
| $V_{DD}$            |                                                                                         |                                  | -0.3 | 7              | V        |
| Ground offset       | Ground offset from PGND to AGND or DGND                                                 |                                  |      | 0.15           | <b>V</b> |
| VS_RAMP             | V <sub>S</sub> ramp up rate                                                             |                                  |      | 0.5            | V/µs     |
| Antenna driver out  | puts                                                                                    |                                  | •    | •              |          |
| V_Outx              |                                                                                         |                                  | -0.3 | $V_{S} + 0.3$  | V        |
| I_Outx_source/sink  | Sourcing/sinking current at HS, LS ON Current limit implemented; see parametric section |                                  |      | 3              | Α        |
| I_Outx_reverse      | Reverse current at HS, LS OFF                                                           |                                  | -0.6 | 0.6            | Α        |
| Digital             |                                                                                         |                                  | •    | •              |          |
| V_digital           | Voltage on digital pins: CS, SDI, SCLK, CLK_IN                                          | Voltage necessary to clamp ±20mA | -0.3 | $V_{DD} + 0.3$ | V        |
| I_digital           | Current on digital pins: CS, SDI, SCLK, CLK_IN                                          |                                  | -20  | 20             | mA       |
| Power dissipation   |                                                                                         |                                  |      |                |          |
| T <sub>A</sub>      | Ambient temperature                                                                     |                                  | -40  | 105            | °C       |
| T <sub>hSD</sub>    | Over-temperature detection and shutdown                                                 | 150                              | 205  | °C             |          |
| Electrostatic Disch | arge (ESD)                                                                              |                                  |      |                |          |
| HBM                 | Human-Body Model                                                                        |                                  |      | 2000           | <b>V</b> |
| CDM                 | Charged-Device Model                                                                    |                                  |      | 1500           | >        |
| MM                  | Machine Model                                                                           |                                  |      | 50             | >        |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                              | TUEDAMA METRIC(1)                            | PWP     |      |
|------------------------------|----------------------------------------------|---------|------|
|                              | THERMAL METRIC <sup>(1)</sup>                | 28 PINS | UNIT |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance       | 34.5    | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case(top) thermal resistance     | 25.9    | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance         | 14.2    | °C/W |
| $\Psi_{JT}$                  | Junction-to-top characterization parameter   | 3.6     | °C/W |
| $\Psi_{JB}$                  | Junction-to-board characterization parameter | 10.2    | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case(bottom) thermal resistance  | 1.3     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

|       |                              | MIN  | MAX  | UNIT |
|-------|------------------------------|------|------|------|
| Vs    | Supply voltage               | 7    | 38   | V    |
| $V_D$ | Digital supply voltage       | 4.75 | 5.25 | V    |
| $T_A$ | Ambient free-air temperature | -40  | 105  | °C   |

Submit Documentation Feedback

#### **DIGITAL ELECTRICAL CHARACTERISTICS**

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                   | TEST CONDITIONS            | MIN                   | TYP MAX        | UNIT |
|-----------------------|---------------------------------------------|----------------------------|-----------------------|----------------|------|
| V <sub>IL</sub>       | Low input level                             |                            | -0.3                  | 0.8            | V    |
| V <sub>IH</sub>       | High input level                            |                            | 2                     | $V_{DD} + 0.3$ | V    |
| V <sub>IHYS</sub>     | Input hysteresis                            |                            | 0.2                   |                | V    |
| I <sub>ILEAKAGE</sub> | Input leakage current on SDI, SCLK pins     | $VIN = V_D$                | -5                    | 5              | ^    |
|                       |                                             | VIN = GND                  | -5                    | 5              | μΑ   |
| I <sub>ILEAKAGE</sub> | Input leakage current on TEST pin (internal | $VIN = V_D$                | 23.75                 | 105            | 105  |
|                       | pulldown resistor)                          | VIN = GND                  | - 5                   | 5              | μΑ   |
| I <sub>ILEAKAGE</sub> | Input leakage current on NCS, CLK_IN pins   | $VIN = V_D$                | -5                    | 5              | ^    |
|                       |                                             | VIN = GND                  | -105                  | -23.75         | μА   |
| R <sub>IPU</sub>      | Input pullup resistor only for NCS, CLK_IN  |                            | 50                    | 200            | kΩ   |
| V <sub>OH_SDO</sub>   | High output level on SDO                    | I <sub>SDO</sub> = -1.85mA | V <sub>DD</sub> - 0.4 |                | V    |
| V <sub>OL_SDO</sub>   | Low output level on SDO                     | I <sub>SDO</sub> = +1.85mA |                       | 0.4            | V    |
| I <sub>OZ_SDO</sub>   | Tristate leakage current on SDO             |                            | -5                    | 5              | μА   |

#### ANTENNA DRIVER / POWER AMPLIFIER INCLUDING H-BRIDGE

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                                                                          | TEST CONDITIONS                                | MIN        | TYP MAX | UNIT     |
|----------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------|------------|---------|----------|
| I_PWR                                  | Output current capability for one output <sup>(1)(2)</sup>                                         |                                                | 1.2        |         | App      |
| V_PWR<br>Gain Error                    | Gain Error of output voltage amplitude peak–peak on 1 half-bridge for normal mode (3)(4)           | T <sub>A</sub> =-40°C, 25°C, 105°C             | -10%       | 8%      |          |
| V_PWR<br>Offset<br>Error               | Offset Error of output voltage amplitude peak–peak on 1 half-bridge for normal mode $^{(3)(4)}$    | T <sub>A</sub> =-40°C, 25°C, 105°C             | -0.17      | 0.1     | <b>V</b> |
| V <sub>PWR_7V</sub><br>Gain Error      | Gain Error of output voltage amplitude peak–peak on 1 half-bridge for normal mode with Vs=7V       | n=0 to 3<br>T <sub>A</sub> =-40°C, 25°C, 105°C | -<br>8.75% | 1.40%   |          |
| V <sub>PWR_7V</sub><br>Offset<br>Error | Offset Error of output voltage amplitude peak–peak on 1 half-bridge for normal mode with Vs=7V     | n=0 to 3<br>T <sub>A</sub> =-40°C, 25°C, 105°C | -0.25      | 0.1     | V        |
| Δerr                                   | Output voltage load dependency for normal mode (5)                                                 | T <sub>A</sub> =-40°C, 25°C, 105°C             | 0          | 6.5     | %        |
| V <sub>DTOY</sub><br>Gain Error        | Gain Error of output voltage amplitude peak–peak on 1 half-bridge for destroy bits <sup>(6)</sup>  | n=8 to 15                                      | -14%       | 5.50%   |          |
| V <sub>DTOY</sub><br>Offset<br>Error   | Offset Error of output voltage amplitude peak–peak on 1 half-bridge for destroy bits (6)           | n=8 to 15                                      | -0.3       | 0.15    | V        |
| THD                                    | Voltage harmonic distortion at 125kHz including total sine wave generation at 28V output amplitude |                                                | 0          | 6.4     | %        |
| BR                                     | Baud rate accuracy of transmitted data <sup>(7)</sup>                                              |                                                | -1%        | 1%      |          |
| V <sub>CT</sub>                        | Maximum level of peak to peak noise (crosscoupling) at non active output $^{(8)}$                  |                                                |            | 100     | mV       |
| t <sub>RVSDIV2</sub>                   | Rise Time for $V_S/2$ at wake-up command, with $V_S$ already set                                   | With 0.1µF capacitor                           |            | 700     | μs       |

- (1) All other parameters in antenna driver section are specified for this  $I\_PWR$  limit
- (2) Test of output current at PGA=31, 23.3Ω connected between Outx and V<sub>s</sub>/2 Reference voltage.
- 3) Test circuit: 23.3Ω connected between Outx and V<sub>S</sub>/2 Reference voltage.
- (4) The sine wave output amplitude accuracy is linearly related to V<sub>A</sub>: the nominal value is (n+1)\*0.95 at V<sub>A</sub> = 4.75V and (n+1)\*1.05 at V<sub>A</sub> = 5.25V.
- (5) Formula: for a given programmed gain,  $\Delta err = error @46.6\Omega load error @23.3\Omega load$
- (6) The destroy bit amplitude peak to peak is measured at the filtered frequency of 125 kHz.
- 7) The Baud Rate accuracy is dependant from CLK\_IN accuracy
- (8) Test conditions: one channel programmed in normal mode with 0.6A peak all other channels inactive, 48Ω load connected to GND production test limit = 200mV because of ATE socket.

Product Folder Link(s): TPIC84125-Q1



#### **DESTROY BIT EMISSION SPECIFICATION**

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|              | PARAMETER                                     | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------|-----------------------------------------------|-----------------|-----|-----|-----|------|
| $DTY_{DTOY}$ | Duty cycle of destroy bits sent on one output |                 |     |     | 1.3 | %    |

#### **POWER MANAGEMENT**

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                    | TEST CONDITIONS                       | MIN | TYP MAX | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------|---------------------------------------|-----|---------|------|
| I <sub>VDD_zero</sub>   | Current consumption on V <sub>DD</sub>                                                       | All outputs configured LS ON – HS OFF | 0   | 5 6     | mA   |
| I <sub>VDD_active</sub> | Current consumption on V <sub>DD</sub> per active output – non transmitting mode             |                                       | 0   | 15      | mA   |
| I <sub>VS_grd</sub>     | Current consumption on Vs at all H-Bridges configured LS ON – HS OFF                         |                                       | 0   | 5       | mA   |
| I <sub>TOT_idle</sub>   | SLEEP mode current on Vs + V <sub>DD</sub>                                                   | V <sub>S</sub> = 16V                  |     | 50      | μА   |
| I <sub>channel</sub>    | Current consumption on V <sub>S</sub> per active output non-transmitting mode <sup>(1)</sup> |                                       | 15  | 25      | mA   |
| P <sub>d_manch</sub>    | Total power dissipation during 100ms <sup>(2)</sup>                                          |                                       |     | 5.6     | W    |
| P <sub>d_pulse2</sub>   | Continuous 125kHz sent during 50ms <sup>(3)</sup>                                            |                                       |     | 8.7     | W    |

<sup>(1)</sup> Test conditions: The current is measured in PGND pin with one output active, the other ones not active.

#### SINE WAVE GENERATION

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|        | PARAMETER           | <br>TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |
|--------|---------------------|-------------------------------------------|-----|-----|-----|------|
| F_sine | Sine wave frequency | Internal frequency = 2 MHz <sup>(1)</sup> |     | 125 |     | kHz  |

(1) The sinewave frequency accuracy depends only on CLK\_IN accuracy.

20

<sup>(2)</sup> Typical power dissipation given at 2 channels transmitting 50% duty cycle (data "010101...) – PGA = 28Vpp – lant = 0.6A peak – the other 6 channels are transmitting 4destroy bits of 1Vpp. The device shall be active for 100ms with this sine wave, having a duty cycle of 50% and 900ms off – simulation results.

<sup>(3)</sup> Continuous power dissipation at 2 channels transmitting logic "111..." – PGA = 28Vpp – lant = 0.6A peak – the other 6 channels are in LS ON – HS OFF mode. The device shall be active for 50ms, with this continuous sine wave transmission, then 950ms off – simulated results.

#### **DIAGNOSTICS**

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                                                           | TEST CONDITIONS                     | MIN  | TYP | MAX    | UNIT |
|------------------------|-------------------------------------------------------------------------------------|-------------------------------------|------|-----|--------|------|
| U <sub>VDD</sub>       | Under voltage detection threshold on V <sub>DD</sub> <sup>(1)</sup>                 |                                     | 3    |     | 4.5    | V    |
| U <sub>VS</sub>        | Under voltage detection on V <sub>S</sub> <sup>(2)</sup>                            |                                     | 3    | 6   | 7      | V    |
| T <sub>hW</sub>        | Over-temperature prewarning                                                         |                                     | 120  |     | 170    | °C   |
| T <sub>hM</sub>        | Delta between Over-temperature prewarning and Over-temperature Shutdown             |                                     | 23   |     | 40     | °C   |
| t <sub>cond1</sub>     | Glitch time filter before over-current protection activated (3)                     |                                     | 4    |     | 12     | μS   |
| t <sub>cond2</sub>     | Glitch time filter before over-current protection activated <sup>(4)</sup>          |                                     | 9    |     | 22     | μS   |
| I <sub>DC</sub>        | DC current detection threshold in Low Side or in High Side transistor               |                                     | 0.15 |     | 0.375  | Α    |
| I <sub>DC</sub>        | DC current detection threshold when output configured "High Side OFF – Low Side ON" |                                     | 0.5  |     | 1.2    | Α    |
| I <sub>Acpeak</sub>    | Resonant current detection threshold                                                |                                     | 0.9  |     | 2      | Α    |
| Acc_IMP                | Total accuracy for current measurement                                              | In the peak area ( timer code 7, 8) | -2   |     | 2      | LSB  |
| Acc_IMNP               | Total accuracy for current measurement                                              | In the non-peak area <sup>(5)</sup> | -2.5 |     | 2.5    | LSB  |
| I <sub>rge_IM</sub>    | Maximum peak current measurement (6)                                                |                                     |      | 775 | 800    | mA   |
| t <sub>rge_IM</sub>    | Timer range (for the two timers)                                                    |                                     | 0.75 |     | 255.25 | μs   |
| t <sub>res_IM</sub>    | Timer resolution (for the two timers)                                               |                                     |      | 9   |        | bits |
| R <sub>esA/D</sub>     | A/D resolution                                                                      |                                     |      | 5   |        | bits |
| t <sub>A/D</sub>       | A/D conversion time                                                                 |                                     |      |     | 10     | μs   |
| t <sub>shift</sub>     | Time shift on the A/D measure <sup>(7)</sup>                                        |                                     | -350 |     | 150    | ns   |
| I <sub>detect_IM</sub> | Minimum peak current detection                                                      |                                     | 0    |     | 50     | mΑ   |

- Test conditions: ramp down on  $V_A$  and  $V_D$  Positive hysteresis is specified by design. Test conditions: ramp down on  $V_S$  Positive hysteresis is specified by design. Test conditions:  $V_S$  = 38V, Vantx =  $V_S/2$ , 24 $\Omega$  connected to  $V_S$  or to GND. Test conditions:  $V_S$  = 16V, Vantx =  $V_S/2$ , 24 $\Omega$  connected to  $V_S$  or to GND. This parameter does not include the error due to the time shift of the ADC measurement specified in " $t_{shift}$ ". The ADC is 5-bits resolution with a nominal LSB value of 25mA. Two ranges of accuracy are defined: First for the whole sine wave: 2.5LSB; Second for peak currents in the range of 50mA to 800mA: 2LSB
- The propagation delay between the zero-crossing detection at sine output and the power amplifier output results in a phase shift between the timer start and the output current zero-crossing.

STRUMENTS

www.ti.com

SLDS175 -AUGUST 2010

#### SPI CHARACTERISTICS

 $V_S = 38V$ ,  $V_D = 5V$ , over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                                                             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>clk</sub>       | SPI Clock frequency (50% duty cycle) <sup>(1)</sup>                                   |                 |     |     | 3   | MHz  |
| t <sub>SDO_trans</sub> | SDO transition speed, 20-80%                                                          |                 | 10  |     | 40  | ns   |
| t <sub>clh</sub>       | Minimum time SCLK=HIGH <sup>(1)</sup>                                                 |                 | 100 |     |     | ns   |
| t <sub>cll</sub>       | Minimum time SCLK=LOW <sup>(1)</sup>                                                  |                 | 100 |     |     | ns   |
| t <sub>pcld</sub>      | Propagation delay (SCLK to data at SDO valid)                                         |                 |     |     | 100 | ns   |
| t <sub>sclch</sub>     | SCLK low before NCS low <sup>(1)</sup> (setup time SCLK to NCS change H/L)            |                 | 100 |     |     | ns   |
| t <sub>hclcl</sub>     | SCLK change L/H after NCS=low <sup>(1)</sup>                                          |                 | 100 |     |     | ns   |
| t <sub>scld</sub>      | SDI input setup time <sup>(1)</sup> (SCLK change H/L after SDI data valid)            |                 | 20  |     |     | ns   |
| t <sub>hcld</sub>      | SDI input hold time <sup>(1)</sup> (SDI data hold after SCLK change H/L)              |                 | 20  |     |     | ns   |
| t <sub>sclcl</sub>     | SCLK low before NCS high <sup>(1)</sup>                                               |                 | 150 |     |     | ns   |
| t <sub>hclch</sub>     | SCLK high after NCS high <sup>(1)</sup>                                               |                 | 150 |     |     | ns   |
| t <sub>pchdz</sub>     | NCS L/H to SDO at high impedance                                                      |                 |     |     | 100 | ns   |
| tonNCS                 | NCS min. high time <sup>(1)</sup>                                                     |                 | 300 |     |     | ns   |
| C <sub>SPI</sub>       | Capacitance at SDI; SDO; SCLK; NCS <sup>(2)</sup>                                     |                 |     |     | 10  | pF   |
| t <sub>fNCS</sub>      | NCS Filter time (Pulses ≤ tfNCS will be ignored)                                      |                 | 10  |     | 40  | ns   |
|                        | SCLK filter number of cycles (3)                                                      |                 |     | 64  |     |      |
| t <sub>NCS_send</sub>  | Delay to send out LF on output after rising edge of NCS (after sending START command) |                 |     |     |     | μs   |

- (1) This parameter is given from the application point of view.
- 2) Not measured in series production.
- (3) NCS pulse duration must be equal to 64 times SCLK period. If this condition is not met, the SPI message is not understood.



Figure 9. Worst Case SPI Timing

22

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated