

# Differences Between the Intel 21152 and the PCI2250

David Liu

Catalog Interface Solutions/Connectivity Solutions

### **ABSTRACT**

This application report describes the functional difference between the Intel 21152 and the TI PCI2250. The PCI2250 is a 32-bit PCI-to-PCI bridge that was designed to be pin-to-pin compatible with the Intel 21152. The PCI2250 can also be configured to a TI specific mode that has additional capabilities.

## **Contents**

| 1          | Inte  | l Mode                           | 1 |
|------------|-------|----------------------------------|---|
|            | 1.1   | Device/Vendor ID                 | 1 |
|            |       | TI Extension Window Registers    |   |
|            | 1.3   | Decode Control Registers         | 2 |
|            | 1.4   | Port Decode Registers            | 2 |
|            | 1.5   | Control and Diagnostic Registers | 2 |
|            |       | Delayed Transaction Support      |   |
|            | 1.7   | Dual Address Cycle               | 3 |
|            | 1.8   | Memory Write and Invalidate      | 3 |
| 2          | TI M  | ode <sup>^</sup>                 | 3 |
|            | 2.1   | Compact PCI Hot-Swap             | 3 |
|            | 2.2   | Clockrun                         | 3 |
| References |       |                                  |   |
|            |       |                                  |   |
| Tables     |       |                                  |   |
| Tab        | le 1. | TI Extension Window Registers    | 2 |

## 1 Intel Mode

In Intel mod, the PCI2250 is functionally equivalent to the Intel 21152. The PCI2250 also has several additional configuration registers that add expanded capabilities. The PCI2250 is PCI Bus Power Management 1.0 compliant in Intel mode.

## 1.1 Device/Vendor ID

For the PCI2250, the device ID needs to be changed to AC23h and the vendor ID needs to be changed to 104Ch.



## 1.2 TI Extension Window Registers

The PCI2250 has two additional decode windows that can be programmed as either memory or I/O windows. The extension windows, unlike normal decode windows, can do positive decoding on both the primary and secondary bus. The extension windows and their control registers are listed in the Table 1.

**PCI Offset** Name **Function** Extension 44h Extension window 0 base address register Window Base 0 Extension 48h Extension window 0 limit address register Window Limit 0 Extension 4Ch Extension window 1 base address register Window Base 1 Extension 50h Extension window 1 limit address register Window Limit 1 Used to enable or disable the extension windows Extension 54h Window Enable Extension 55h Used to control whether the extension window is positively Window Map decoded on the primary or secondary interface

Table 1. TI Extension Window Registers

## 1.3 Decode Control Registers

The Primary Decode Control Register (offset 57h) and the Secondary Decode Control Register (offset 56h) are used to control how the PCI2250 decodes unclaimed transactions. These registers can be used to enable subtractive decoding, which causes the PCI2250 to claim all unclaimed transactions.

## 1.4 Port Decode Registers

The port decode registers allow the PCI2250 to claim or ignore transactions to commonly used I/O ports. The Port Decode Enable Register (offset 58h) is used to select which COM and LPT ports the PCI2250 will claim. The Port Decode Map Register (offset 5Ah) is used to select whether the COM and LPT ports selected in the Port Decode Enable Register are claimed or ignored.

## 1.5 Control and Diagnostic Registers

The PCI2250 has several additional control and diagnostic registers that can be used to control and monitor different functions. These registers are the Buffer Control Register (offset 59h), the Clockrun Control Register (offset 5B h), the Diagnostic Register (offset 5Ch), the Diagnostic Status Register (offset 5Eh), the Arbiter Request Mask (offset 62h) and the Arbiter Time-out Status Register (offset 63h). The Clockrun Control Register has no function in Intel mode.

### 1.6 Delayed Transaction Support

The PCI2250, unlike the Intel 21152, does not support multiple delayed transactions.



## 1.7 Dual Address Cycle

The PCI2250 does not support dual address cycle transactions.

## 1.8 Memory Write and Invalidate

The PCI2250 always converts memory write and invalidate transactions to memory write transactions. The Intel 21152 will only covert memory write and invalidate transaction to memory writes when it can not ensure that the bridge will be able to complete the entire transaction.

## 2 TI Mode

The TI mode of the PCI2250 allows designers additional flexibility by providing the ability to select between either compact PCI Hot-Swap support or Clockrun support. In TI mode the PCI2250 is PCI Bus Power Management 1.1 compliant.

## 2.1 Compact PCI Hot-Swap

When in Compact PCI Hot-Swap mode the Hot-Swap Control and Status Register (offset E6h) can be used to control the Hot-Swap functionality of the PCI2250. The PCI2250 can be set up to signal ENUM# when in this mode.

#### 2.2 Clockrun

Clockrun is a protocol used in mobile applications that allows the PCI clock to be stopped. When in Clockrun mode, the Clockrun Control Register (offset 5Bh) is used to control how the PCI2250 handles Clockrun.

### References

- 1. Advanced Configuration and Power Interface (ACPI) Revision 1.0
- 2. PCI Local Bus Specification Revision 2.2
- 3. PCI Mobile Design Guide, Revision 1.0
- 4. PCI-to-PCI Bridge Architecture Specification Revision 1.1
- 5. PCI Bus Power Management Interface Specification Revision 1.1
- 6. PICMG Compact-PCI Hot Swap Specification Revision 1.0

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated