

# TDP142 Schematic Checklist

David Liu, Ikechukwu Anyiam

#### **ABSTRACT**

This schematic checklist provides a brief explanation of each TDP142 device pin, and the recommended configuration of TDP142 device pins for default operation. The TDP142 is a DisplayPort™ (DP) linear redriver that is able to snoop AUX and HPD signals. The device complies with the VESA DisplayPort standard Version 1.4, and supports a 1-4 lane Main Link interface signaling up to HBR3 (8.1 Gbps per lane). Additionally, this device is position independent. It can be placed inside source, cable, or sink, effectively providing a "negative loss" component to the overall link budget. The TDP142 has the ability to be configured via GPIO or I2C.

This document is intended to aid design at the system level for general applications, but must not be the only resource used. In addition to this list, use the information in the *TDP142 DisplayPort* 8.1 Gbps Linear Redriver, *TDP142EVM User's Guide*, and associated documents to gain a full understanding of device functionality.

|   | Contents                   |   |
|---|----------------------------|---|
| 1 | TDP142 Schematic Checklist | 2 |
| 2 | References                 | 3 |

### **List of Figures**

#### **List of Tables**

### **Trademarks**

DisplayPort is a trademark of VESA.
DisplayPort is a trademark of others.
All other trademarks are the property of their respective owners.



## 1 TDP142 Schematic Checklist

| PIN NAME             | PIN<br>NUMBER(S)            | PIN DESCRIPTION                                              | RECOMMENDATION                                                                                                                                                                                                                                                                                 | ADDITIONAL PIN CONSIDERATIONS                                                                                                                                                                                                                                                                       |  |  |  |  |
|----------------------|-----------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Main Link Input Pins |                             |                                                              |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| INDP[0:3]p/n         | 9,10,12,13,15,<br>16,18,19  | DP main link differential input                              | AC-coupled connection from GPU to the TDP142                                                                                                                                                                                                                                                   | In the case of the DP connector connected to the TDP142 input, the AC-coupling cap may already be populated on the GPU side. If so, then the TDP142 input may be DC-coupled. If the TDP142 input is still AC-coupled, please make sure the total capacitance does not violate the DP specification. |  |  |  |  |
| Main Link Outp       | ut Pins                     | T                                                            |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| OUTDP[0:3]p/<br>n    | 40,39,37,36,33<br>,34,30,31 | DP main link differential output                             | 75 nF to 200 nF AC-coupled connection from the TDP142 to the sink or the connector                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| HOT PLUG DETECT PINS |                             |                                                              |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| HPDIN/RSVD9          | 32                          | Hot plug detect input<br>from sink side /<br>Reserved        | When I2C_EN = 0, connect to the HPD output of the display or connector. For snoop mode: Connect directly to the directly connected HPD line of the sink or GPU (Check GPU supported voltage).                                                                                                  | When I2C_EN = 1, HPDIN/RSVP9 is RSVD9, which can be left as No Connect.                                                                                                                                                                                                                             |  |  |  |  |
| AUXILIARY            |                             |                                                              |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| AUXp                 | 24                          | Source side<br>bidirectional<br>DisplayPort auxiliary<br>bus | For source: AUXP must have a 100 k $\Omega$ pull-down resistor on the TDP142 side of the 100 nF capacitors. For sink: AUXP must be a 1 M $\Omega$ pull-up resistor on the TDP142 side of the 100 nF capacitors. For cable: AUXP directly connected to AUX bus between the source and the sink. |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| AUXn                 | 25                          | Source side<br>bidirectional<br>DisplayPort auxiliary<br>bus | For source: AUXN must have a 100 k $\Omega$ pull-up resistor on the TDP142 side of the 100 nF capacitors. For sink: AUXN must be 1 M $\Omega$ pull-down resistor on the TDP142 side of the 100 nF capacitors For cable: AUXN directly connected to AUX bus between the source and the sink     |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| CONTROL PINS         | 6                           |                                                              |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| DPEQ1                | 2                           | DisplayPort receiver<br>EQ control                           | When I2C_EN = 0, Tie 1 k $\Omega$ or directly to GND for a level '0'.<br>Tie 20 k $\Omega$ to GND for a level 'R' No connect for level 'F'<br>Tie 1 k $\Omega$ or directly to VCC for level '1'                                                                                                | When I2C_EN = 1, leave it unconnected                                                                                                                                                                                                                                                               |  |  |  |  |
| DPEN/HPDIN           | 23                          | Input receive equalization                                   | When I2C_EN = 0, pull down with 10 $k\Omega$ to disable DisplayPort.<br>Pull up with 10 $k\Omega$ to enable DisplayPort.                                                                                                                                                                       | When I2C_EN = 1, connect to the HPD output of the display or connector For snoop mode: Connect directly to the directly connected HPD line of the sink or GPU (Check CPU supported voltage)                                                                                                         |  |  |  |  |
| TEST1/SCL            | 21                          | Test pin/I2C clock signal                                    | When I2C_EN = 0, pull down with 10 k or directly to GND                                                                                                                                                                                                                                        | When I2C_EN = 1, 2k pull-ups or value required by I2C master to the VCC I2C supply of the I2C master.                                                                                                                                                                                               |  |  |  |  |
| TEST2/SDA            | 22                          | Test pin/I2C data signal                                     | When I2C_EN = 0, pull down with 10 k or directly to GND                                                                                                                                                                                                                                        | When I2C_EN = 1, 2k pull-ups or value required by I2C master to the VCC I2C supply of the I2C master.                                                                                                                                                                                               |  |  |  |  |



www.ti.com References

| PIN NAME                    | PIN<br>NUMBER(S)          | PIN DESCRIPTION                                         | RECOMMENDATION                                                                                                                                                                       | ADDITIONAL PIN CONSIDERATIONS                                                                                                                                                                  |  |  |  |  |
|-----------------------------|---------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| I2C_EN                      | 17                        | I2C control mode                                        | Tie $1k\Omega$ or directly to GND for GPIO mode Tie $20k\Omega$ to GND for TI Test Mode No connect for I2C enabled at 1.8V Tie $1k\Omega$ or directly to VCC for I2C enabled at 3.3V |                                                                                                                                                                                                |  |  |  |  |
| A0                          | 11                        | I2C address pin 0                                       | When I2C_EN = 0, leave it unconnected                                                                                                                                                | When I2C_EN = 1, 1 k $\Omega$ Pull-up resistor to 3.3 V and 1 k $\Omega$ pull-down resistor to GND set the TDP142 I2C address bit 0.                                                           |  |  |  |  |
|                             |                           |                                                         |                                                                                                                                                                                      | If I2C_EN = "F", then this pin must be set to "F" or "0".                                                                                                                                      |  |  |  |  |
| DPEQ0/A1                    | 14                        | DisplayPort receiver<br>EQ control/I2C address<br>pin 1 | When I2C_EN = 0, Tie $1k\Omega$ or directly to GND for a level '0' Tie $20k\Omega$ to GND for a level 'R' No connect for level 'F' Tie $1k\Omega$ or directly to VCC for level '1'   | When I2C_EN = 1, 1 k $\Omega$ Pull-up resistor to 3.3 V and 1 k $\Omega$ pull-down resistor to GND set the TDP142 I2C address bit 1. If I2C_EN = "F", then this pin must be set to "F" or "0". |  |  |  |  |
| SNOOPENZ/R<br>SVD8          | 29                        | AUX Snoop/Reserved                                      | When I2C_EN = 0, pull down with 10 k $\Omega$ to enable AUX snoop. Pull up with 10 k $\Omega$ to enable AUX snoop.                                                                   | When I2C_EN = 1,<br>SNOOPENZ/RSVD8 is RSVD8 which<br>can be left as No Connect                                                                                                                 |  |  |  |  |
| RSVD1,2,3,4,5<br>,6,7,10,11 | 3,4,5,7,8,26,27<br>,35,38 | Reserved                                                | No connect                                                                                                                                                                           |                                                                                                                                                                                                |  |  |  |  |
| POWER PINS                  |                           |                                                         |                                                                                                                                                                                      |                                                                                                                                                                                                |  |  |  |  |
| VCC                         | 1,6,20,28                 | 3.3-V power supply                                      | One 100 nF cap for each power pin. One bulky 4.7 uF or greater bulk capacitor for VCC                                                                                                |                                                                                                                                                                                                |  |  |  |  |
| Thermal Pad                 | GND                       | Ground                                                  | Connect to board ground                                                                                                                                                              |                                                                                                                                                                                                |  |  |  |  |

## 2 References

- TDP142 DisplayPort 8.1 Gbps Linear Redriver
- TDP142EVM User's Guide

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated