

# TPS65311-Q1/TPS65310A-Q1 Monitoring and Diagnostic Mechanism Definitions

Krishnamurthy Hegde, Samir Camdzic

#### ABSTRACT

TPS65311-Q1 and TPS65310A-Q1 devices are High-Voltage Power-Management Integrated Circuits (ICs) for use in Automotive Applications such as Advanced Driver Assistance Systems (ADAS). To assist safety-related applications, these devices have window watchdog and many diagnostic and detection functions. This application report provides a detailed overview of these features.

#### Trademarks

All trademarks are the property of their respective owners.

#### 1 Introduction

TPS65311-Q1 and TPS65310A-Q1 devices integrate a wide input-voltage buck controller, two low-voltage buck converters, one boost converter, and one linear regulator. These devices are mainly used in automotive Advanced Driver Assistance Systems (ADAS), which require monitoring and diagnostic features in order to help meet certain safety goals at a system level. To assist system safety, the device includes voltage monitoring on all supply rails and a window-watchdog to help monitor the microcontroller unit (MCU) and digital-signal- processor (DSP). Other features include a high-side driver, which drives a warning-lamp (LED), a reference voltage used as analog-to-digital converter (ADC) reference in the MCU or DSP, and a shutdown comparator which, in combination with an external negative temperature coefficient (NTC) resistor, switches off the device at too low ambient temperature. Figure 1 shows the typical application block diagram of TPS65311-Q1 and TPS65310A-Q1 devices.

1





Figure 1. Detailed Block Diagram



Table 1 provides the detailed overview on the monitoring and diagnostic features available in the device. Monitoring functions run frequently or continuously (for example, output driver over current reporting). Diagnostic is a test that is performed periodically (for example, once per ignition cycle, self-test of the independent voltage monitors).

| Monitoring or Diagnostic<br>Definition Number | Circuit Block           | Monitoring or Diagnostic<br>Mechanism                        | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                         |  |
|-----------------------------------------------|-------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                               |                         |                                                              | Detects loss of SMPS clock or SMPS clock is too slow when the main oscillator clock is still available.                                                                                                 |  |
| 1                                             | Oscillator              | Loss of SMPS clock (or too slow                              | <ul> <li>During power up, it is detected in VTCHECK state and device enters LPM0 mode</li> </ul>                                                                                                        |  |
|                                               |                         | main oscillator)                                             | <ul> <li>If device is in ACTIVE state, device enters ERROR mode and error counter increments and register bit SMPCLK_FAIL in SYS_STAT register is<br/>set</li> </ul>                                    |  |
|                                               |                         |                                                              | Device transitions to SHUTDOWN state, power on reset (POR) is generated and complete device is reinitialized                                                                                            |  |
| 2                                             | Oscillator              | Loss of LPM clock                                            | <ul> <li>RESN and PRESN are asserted low</li> </ul>                                                                                                                                                     |  |
|                                               |                         |                                                              | <ul> <li>POR bit is set in SYS_STAT register</li> </ul>                                                                                                                                                 |  |
| 3                                             | Oscillator              | Loss of device Main Oscillator (or too slow main oscillator) | If clock is completely off, input power cycling (external power on reset) is needed for the device to enter the known state                                                                             |  |
|                                               |                         |                                                              | DVDD is internal digital supply voltage                                                                                                                                                                 |  |
| 4                                             | Internal Power Supplies | Digital Core supply (DVDD)                                   | <ul> <li>DVDD supply has independent undervoltage and overvoltage (UV/OV) monitoring</li> </ul>                                                                                                         |  |
|                                               |                         |                                                              | - Upon detecting UV/OV condition, POR bit in the SYS_STAT register is set and device enters SHUTDOWN mode                                                                                               |  |
|                                               |                         |                                                              | VREG is used as internal supply voltage for BUCK1, BUCK2, BUCK3, Boost, and LDO driver circuits                                                                                                         |  |
|                                               |                         |                                                              | - When detected during power up while device is in the following state:                                                                                                                                 |  |
|                                               | Internal Power Supplies | VREG under voltage monitoring                                | _ INIT state: Device enters TESTSTART state, VREG_FAIL bit set and RESN and PRESN are asserted low                                                                                                      |  |
| 5                                             |                         |                                                              | _ VTCHECK state: Device enters LPM0 state, VREG_FAIL bit set and RESN and PRESN are asserted low                                                                                                        |  |
|                                               |                         |                                                              | _ RAMP state: Device enters ERROR state, VREG_FAIL bit set and RESN and PRESN are asserted low                                                                                                          |  |
|                                               |                         |                                                              | - When detected during ACTIVE state, the device status bit VREG_FAIL is set and device enters ERROR state                                                                                               |  |
|                                               |                         |                                                              | - VREG_FAIL bit is cleared after MCU reads the PWR_STAT register and this fail condition is not present anymore                                                                                         |  |
| 6                                             | Internal Power Supplies | VREG current limit protection                                | VREG pin has internal current-limit protection, which switches off Vreg when current limit is detected. VREG must not be used to power any external circuits.                                           |  |
| 7                                             | Internal Power Supplies | VREG Over temperature                                        | <ul> <li>If detected during power up, device enters ERROR state and device error count is incremented. Device RESET remains active as long as this condition exists</li> </ul>                          |  |
| I I                                           |                         |                                                              | <ul> <li>If detected during ACTIVE state, device initiates RESET, enters ERROR state and device error count is incremented. Device RESET remains active as long as this condition exists</li> </ul>     |  |
|                                               | Internal Power Supplies | External Supply (EXTSUP) monitor                             | - Internal linear VREG regulator regulates output voltage (VREG) from VINPROT input if EXTSUP is not present or EXTSUP is too low.                                                                      |  |
|                                               |                         |                                                              | <ul> <li>When EXTSUP is &gt; 4.8 V, the supply for VREG linear regulator automatically switches to EXTSUP only if IC is in Active Mode. This improves the<br/>thermal efficiency.</li> </ul>            |  |
| 8                                             |                         |                                                              | <ul> <li>When EXTSUP is &lt; 4.6 V, the supply for VREG linear regulator automatically switches to VINPROT.</li> </ul>                                                                                  |  |
|                                               |                         |                                                              | NOTE: BUCK1 can be used as External supply (EXTSUP) if BUCK1 is configured for VBUCK1> 4.8 V, Another option is to use VBOOST output if it is configured for > 4.8 V and has sufficient current budget. |  |
| 9                                             | Digital Logic           | Reaction to Random Power Up<br>State                         | Digital logic block designed so that all invalid FSM states transition to INIT, all regulators are switched off, and new device start up is forced.                                                     |  |



| Monitoring or Diagnostic<br>Definition Number | Circuit Block  | Monitoring or Diagnostic<br>Mechanism        | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                          |
|-----------------------------------------------|----------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               |                | PRESN System and Peripheral reset supervisor | <ul> <li>RESN goes high after successful power-up and indicates that device is ready to receive WD input from microcontroller.</li> </ul>                                                                |
|                                               |                |                                              | <ul> <li>PRESN is latched version of RESN and goes high only after WD signal is detected by the device indicating that it has detected the WD signal and<br/>is fully functional</li> </ul>              |
| 10                                            | RESN and PRESN |                                              | <ul> <li>In case of any critical errors detected during start up/ active mode, these signals are driven low, device enters ERROR state and device error count<br/>is incremented</li> </ul>              |
|                                               |                |                                              | NOTE: External pullup resistors are required on these two pins and must be connected to microcontroller Reset ports                                                                                      |
|                                               |                |                                              | Device sends FSI bit between the falling edge of CSN and rising edge of SCK. This can be used as a software error interrupt to MCU.                                                                      |
|                                               |                | SPI FSI bit                                  | <ul> <li>Low level of SDO indicates normal operation of the device</li> </ul>                                                                                                                            |
| 11                                            | SPI            |                                              | - If SDO line is high during this time, failure has occurred in the system and MCU must use PWR_STAT to get the details of the failure                                                                   |
|                                               |                |                                              | The following device error status bits drive the FSI bit:                                                                                                                                                |
|                                               |                |                                              | <ul> <li>PWR_STAT[7]: BUCK_FAIL, PWR_STAT[6]: VREG_FAIL, PWR_STAT[5]: OT_BUCK,PWR_STAT[4]: OT_LDO,PWR_STAT[3]:<br/>OT_BOOST,PWR_STAT[2]: LDO_FAIL, PWR_STAT[1]: BOOST_FAIL, PWR_STAT[0]:HS_OL</li> </ul> |
|                                               |                |                                              | SPI_SCLK_FAIL bit indicates the incorrect number of SCLKs in any SPI transaction                                                                                                                         |
| 12                                            | SPI            | SPI_SCK_FAIL                                 | <ul> <li>SPI_SCK_FAIL[4]: this bit is set if Number of SCLK cycles &gt; 16</li> </ul>                                                                                                                    |
|                                               |                |                                              | <ul> <li>SPI_SCK_FAIL[3:0]: Number of rising edges on SCK between a falling and a rising edge of CSN minus 1.</li> </ul>                                                                                 |
|                                               |                | SPI_STAT                                     | This register indicates the SPI communication errors                                                                                                                                                     |
| 40                                            | SPI            |                                              | - SPI_STAT[2]: Clock_Fail: Between a falling and a rising edge of CSN, the number of SCK does not equal 16 (CLOCK_FAIL)                                                                                  |
| 13                                            |                |                                              | <ul> <li>SPI_STAT[1]: CMD_ID_Fail: Wrong command ID</li> </ul>                                                                                                                                           |
|                                               |                |                                              | <ul> <li>SPI_STAT[0]: Parity_Fail: Parity error (parity bit odd is correct)</li> </ul>                                                                                                                   |
| 44                                            | SPI            | LONG CHD                                     | The MCU can use this bit to put the device in LPM0 state                                                                                                                                                 |
| 14                                            | 571            | LPM0_CMD                                     | <ul> <li>LPM0_CMD[7:0]: 0xAA brings device into LPM0 mode</li> </ul>                                                                                                                                     |



| Monitoring or Diagnostic<br>Definition Number | Circuit Block | Monitoring or Diagnostic<br>Mechanism | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                                                                                                                                                                                 |  |  |
|-----------------------------------------------|---------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                               |               |                                       | Used to monitor the system MCU.                                                                                                                                                                                                                                                                                                                                 |  |  |
|                                               |               |                                       | <ul> <li>After start up, watchdog is enabled by rising edge on WD input, which has to occur within fixed timeout window (t<sub>timeout</sub>, 300 ms typical) from RESN rising edge.</li> </ul>                                                                                                                                                                 |  |  |
|                                               |               |                                       | <ul> <li>If starting trigger is not detected within starting timeout window, device error count is incremented and RESN is driven low for t<sub>RESNHOLD</sub> duration (2 ms typical).</li> </ul>                                                                                                                                                              |  |  |
|                                               |               |                                       | <ul> <li>After reset extension (after t<sub>RESNHOLD</sub> is lapsed), device is in active state and waiting for another watchdog enable trigger which has to occur again within t<sub>timeout</sub> from RESN rising edge.</li> </ul>                                                                                                                          |  |  |
|                                               |               |                                       | - If watchdog enable trigger never occurs, sequence is repeated until device error count reaches NRES value.                                                                                                                                                                                                                                                    |  |  |
|                                               |               |                                       | <ul> <li>Once EC reaches NRES, device enters LPM0 mode.</li> </ul>                                                                                                                                                                                                                                                                                              |  |  |
|                                               |               |                                       | Once watchdog is enabled, watchdog is triggered by:                                                                                                                                                                                                                                                                                                             |  |  |
|                                               |               |                                       | <ul> <li>The rising edge at the WD pin</li> </ul>                                                                                                                                                                                                                                                                                                               |  |  |
| 15                                            | Watchdog      | Window Watchdog (WD)                  | <ul> <li>WD signal rising edge must occur within the WD trigger open time window</li> </ul>                                                                                                                                                                                                                                                                     |  |  |
| 15                                            | watchuog      | Window Watchdog (WD)                  | <ul> <li>WD input pulse signal (repetitive) period (T<sub>WD_N</sub>) must meet the following conditions:</li> </ul>                                                                                                                                                                                                                                            |  |  |
|                                               |               |                                       | $-$ t <sub>WD</sub> / 4 < T <sub>WD_IN</sub> < t <sub>WD</sub>                                                                                                                                                                                                                                                                                                  |  |  |
|                                               |               |                                       | where                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                                               |               |                                       | $t_{WD}$ = Watchdog window time = 20 ms, typical                                                                                                                                                                                                                                                                                                                |  |  |
|                                               |               |                                       | <ul> <li>For example: WD input pulse signal with 10 ms off time and 5 ms on time will work, provided the first WD input pulse rising edge is applied<br/>within t<sub>timeout</sub> after RESN rising edge</li> </ul>                                                                                                                                           |  |  |
|                                               |               |                                       | Watchdog reset happens by:                                                                                                                                                                                                                                                                                                                                      |  |  |
|                                               |               |                                       | <ul> <li>A trigger pulse outside the WD trigger open window</li> </ul>                                                                                                                                                                                                                                                                                          |  |  |
|                                               |               |                                       | <ul> <li>No trigger pulse during window time</li> </ul>                                                                                                                                                                                                                                                                                                         |  |  |
|                                               |               |                                       | - Watchdog reset flag is set via WD register bit                                                                                                                                                                                                                                                                                                                |  |  |
|                                               |               |                                       | - Watchdog reset causes RESN to be asserted and error counter is incremented                                                                                                                                                                                                                                                                                    |  |  |
|                                               |               |                                       | - When Watchdog Fail Count exceeds NRES value, watchdog reset is asserted (if enabled) and device transitions to LPM0 state                                                                                                                                                                                                                                     |  |  |
| 16                                            | Watchdog      | Internal FSM state timeout            | The timer limits the time during which the device stays in each of the start up modes: TESTSTART, TESTSTOP, VTCHECK, and RAMP. If the device enters one of these start-up modes and fails in any of these modes, the device enters LPM0 after timeout is elapsed if the WAKE pin is low. If WAKE pin is high, device stays in the same mode in which it failed. |  |  |
|                                               | EEPROM        | EEPROM CRC Check                      | EEPROM CRC Check provides protection against wrong device trim settings (leading to wrong electrical specification parameters) and configuration.                                                                                                                                                                                                               |  |  |
| 17                                            |               |                                       | - After power on reset, device enters INIT mode. In this mode, device configuration data is loaded from EEPROM.                                                                                                                                                                                                                                                 |  |  |
|                                               |               |                                       | - If EEPROM checksum error is detected, device will not enter TESTSTART mode and will remain in INIT mode until power cycle event occurs.                                                                                                                                                                                                                       |  |  |



| Monitoring or Diagnostic<br>Definition Number | Circuit Block       | Monitoring or Diagnostic<br>Mechanism                                          | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                                                                                                                                        |
|-----------------------------------------------|---------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               |                     |                                                                                | These features provides Diagnostic coverage during power up                                                                                                                                                                                                                                                            |
|                                               |                     |                                                                                | INIT mode:                                                                                                                                                                                                                                                                                                             |
|                                               |                     |                                                                                | <ul> <li>VREG comparator undervoltage check</li> </ul>                                                                                                                                                                                                                                                                 |
|                                               |                     |                                                                                | TestStart mode:                                                                                                                                                                                                                                                                                                        |
|                                               |                     |                                                                                | <ul> <li>VT pin voltage check</li> </ul>                                                                                                                                                                                                                                                                               |
| 18                                            | Internal Monitoring | Power up Self Test (Diagnostics)                                               | <ul> <li>BUCK1, BUCK2, BUCK3, BOOST, LDO, and VIO comparators UV and OV check<br/>The test is implemented such that during this mode all comparators have to deliver a 1 (fail condition).</li> </ul>                                                                                                                  |
|                                               |                     |                                                                                | NOTE: In case any of the supply rails for BUCK2, BUCK3, LDO, or BOOST are not used in the application, the respective VMON2 and VMON3 or VSENSE4 and VSENSE5 pin of the unused supply must be connected to VMON1. Alternatively, the VSENSE4 pin can also be connected directly to ground in case the LDO is not used. |
|                                               |                     |                                                                                | TESTSTOP mode:                                                                                                                                                                                                                                                                                                         |
|                                               |                     |                                                                                | <ul> <li>BUCK1, BUCK2, BUCK3, BOOST, LDO and VIO comparators OV check in normal operation It is expected that only the UV comparators will give a fail signal. In case there is an OV condition on any rail or one of the rails has an overtemperature, the device stays in TESTSTOP.</li> </ul>                       |
|                                               | Vin monitor         | Vin overvoltage (OV) monitor (VBAT after reverse battery protection) and GPFET | Vin over voltage (OV) monitor is used to protect internal VREG and external BUCK1 power stages.                                                                                                                                                                                                                        |
|                                               |                     |                                                                                | VREG is used as internal supply voltage for BUCK1, BUCK2, BUCK3, Boost, and LDO driver circuits                                                                                                                                                                                                                        |
| 19                                            |                     |                                                                                | <ul> <li>As soon as Vin is higher than the set threshold, GPFET switches off the external MOSFET (PMOS). Vin threshold is configurable via register bit:<br/>GPFET_OV_HIGH</li> </ul>                                                                                                                                  |
|                                               |                     |                                                                                | - In case of overvoltage in VTCHECK, RAMP, and ACTIVE mode, the GPFET turns off and the device changes to ERROR mode                                                                                                                                                                                                   |
|                                               |                     |                                                                                | <ul> <li>GPFET is also turned off in ERROR, LOCKED, POR, INIT, TESTSTART, TESTSTOP or LPM0 modes</li> </ul>                                                                                                                                                                                                            |
|                                               |                     |                                                                                | NOTE: Depending on the application, the external PMOS may be omitted as long as VBAT < 40 V                                                                                                                                                                                                                            |
|                                               | Vin monitor         | Vin undervoltage (POR) monitoring                                              | Monitoring minimum Vin at which device can stay alive (Vin is VBAT after reverse battery protection)                                                                                                                                                                                                                   |
|                                               |                     |                                                                                | When VIN drops below VPOR level:                                                                                                                                                                                                                                                                                       |
|                                               |                     |                                                                                | <ul> <li>Device power-on reset is generated and device is reinitialized</li> </ul>                                                                                                                                                                                                                                     |
|                                               |                     |                                                                                | <ul> <li>POR flag is set</li> </ul>                                                                                                                                                                                                                                                                                    |
| 20                                            |                     |                                                                                | <ul> <li>Device transitions to SHUTDOWN state</li> </ul>                                                                                                                                                                                                                                                               |
| 20                                            |                     |                                                                                | When VIN recovers above VPOR level:                                                                                                                                                                                                                                                                                    |
|                                               |                     |                                                                                | <ul> <li>Device power-on reset is released</li> </ul>                                                                                                                                                                                                                                                                  |
|                                               |                     |                                                                                | <ul> <li>Device enters INIT state</li> </ul>                                                                                                                                                                                                                                                                           |
|                                               |                     |                                                                                | <ul> <li>If WAKE input is still driven high, device starts power-up sequence</li> </ul>                                                                                                                                                                                                                                |
|                                               |                     |                                                                                | <ul> <li>If WAKE input is driven low, device transitions to LPM0 state</li> </ul>                                                                                                                                                                                                                                      |
|                                               | VBAT Monitor        |                                                                                | Detects low VBAT voltage condition through VSSENSE pin. It is continuously monitored regardless of device state.                                                                                                                                                                                                       |
|                                               |                     | VBAT under voltage monitor                                                     | - Default threshold can be modified by setting register bit: IRQ_THRES. An integrated filter time avoids false reaction due to spikes on the VBAT line.                                                                                                                                                                |
| 21                                            |                     |                                                                                | <ul> <li>Monitoring threshold is above VPOR Rising Vin Max threshold.</li> </ul>                                                                                                                                                                                                                                       |
|                                               |                     |                                                                                | <ul> <li>When detected, IRQ pin is driven low. The IRQ pin is low as long as PRESN is low.</li> </ul>                                                                                                                                                                                                                  |
|                                               |                     |                                                                                | <ul> <li>If PRESN goes high and the battery line is already below the VSSENSETHx threshold, the IRQ pin is forced high for t<sub>VSSENSE_BLK</sub> (35 µs max).</li> </ul>                                                                                                                                             |



| Monitoring or Diagnostic<br>Definition Number | Circuit Block | Monitoring or Diagnostic<br>Mechanism                                       | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                                                                                                                                                                   |  |
|-----------------------------------------------|---------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                               |               |                                                                             | BUCK1 voltage sense is for BUCK1 regulation loop.                                                                                                                                                                                                                                                                                                 |  |
|                                               | Power Supply  | BUCK1 output voltage sense                                                  | <ul> <li>The error between the feedback voltage VSENSE1 and the internal reference produces an error signal at the output of the error amplifier (COMP1),<br/>which serves as target for the peak inductor current.</li> </ul>                                                                                                                    |  |
| 22                                            |               |                                                                             | <ul> <li>A rise or fall in load current produces a rise or fall in voltage at VSENSE1, which causes COMP1 to rise or fall respectively, thus increasing or<br/>decreasing the current through the inductor until the average current matches the load current. In this way, the output voltage VBUCK1 is<br/>maintained in regulation.</li> </ul> |  |
|                                               |               |                                                                             | <ul> <li>Maximum value of COMP1 is clamped so that maximum inductor current is limited to a set value.</li> </ul>                                                                                                                                                                                                                                 |  |
|                                               | Davida Quanda | BUCK1 (Controller) thermal                                                  | - BUCK1 has a dedicated temperature sensor                                                                                                                                                                                                                                                                                                        |  |
| 23                                            | Power Supply  | shutdown                                                                    | <ul> <li>OT_BUCK bit set if error detected (common bit for all the BUCK regulators)</li> </ul>                                                                                                                                                                                                                                                    |  |
| 24                                            | Dower Supply  | BUCK1 (Controller) current limit                                            | <ul> <li>BUCK1 has differential current sense and the controller works using cycle-by-cycle peak current mode control (regulates peak current through the inductor such that output voltage is maintained to its set value) and output of the error amplifier (COMP1 pin) serves as target for the peak inductor current.</li> </ul>              |  |
| 24                                            | Power Supply  | BOCKT (Controller) current limit                                            | - The maximum value of COMP1 is clamped so that the maximum current through the inductor is limited to a set value.                                                                                                                                                                                                                               |  |
|                                               |               |                                                                             | <ul> <li>BUCK_FAIL register bit set if overcurrent is detected.</li> </ul>                                                                                                                                                                                                                                                                        |  |
|                                               |               |                                                                             | Detects the BUCK1 UV and OV conditions                                                                                                                                                                                                                                                                                                            |  |
|                                               |               |                                                                             | - BUCK1 output is continuously monitored at the point of load with voltage monitoring independent from BUCK1 regulation circuit                                                                                                                                                                                                                   |  |
| 25                                            | Power Supply  | BUCK1 (Controller) output voltage<br>monitor                                | <ul> <li>When BUCK1 UV/OV is detected:</li> </ul>                                                                                                                                                                                                                                                                                                 |  |
|                                               |               | monitor                                                                     | - BUCK_FAIL bit set                                                                                                                                                                                                                                                                                                                               |  |
|                                               |               |                                                                             | <ul> <li>RESN is driven low, device transitions to ERROR state, Device error count is incremented</li> </ul>                                                                                                                                                                                                                                      |  |
|                                               | Power Supply  |                                                                             | Built-in shoot-through protection to prevent the high-side and low-side FET from being turned on simultaneously. This would create a short between VIN                                                                                                                                                                                            |  |
| 26                                            |               | BUCK1 (Controller) dead time                                                | and GND.                                                                                                                                                                                                                                                                                                                                          |  |
|                                               |               |                                                                             | NOTE:Blanking time is 25 ns, typical                                                                                                                                                                                                                                                                                                              |  |
| 27                                            | Power Supply  | BUCK2 output voltage sense BUCK2 voltage sense is for BUCK2 regulation loop |                                                                                                                                                                                                                                                                                                                                                   |  |
| 28                                            | Power Supply  | BUCK2 thermal shutdown                                                      | <ul> <li>BUCK2 has dedicated temperature sensor</li> </ul>                                                                                                                                                                                                                                                                                        |  |
|                                               |               |                                                                             | OT_BUCK bit set if error detected (common bit for all the BUCK regulators)                                                                                                                                                                                                                                                                        |  |
|                                               |               |                                                                             | Cycle-by-Cycle current limit is implemented for BUCK2                                                                                                                                                                                                                                                                                             |  |
|                                               |               | Supply BUCK2 current limit                                                  | <ul> <li>In case of a output short circuit to ground or an overload condition, the integrated cycle-by-cycle current limit turns off the high-side FET when its<br/>current reaches I<sub>HS-Limit</sub> and the low-side FET is turned on until the end of the given cycle.</li> </ul>                                                           |  |
| 29                                            | Power Supply  |                                                                             | <ul> <li>When the current limit is reached at the beginning of the cycle for five consecutive cycles, the pulse-width modulation (PWM) is forced low by<br/>turning on the LS-FET for sixteen cycles to prevent uncontrolled current build-up.</li> </ul>                                                                                         |  |
|                                               |               |                                                                             | <ul> <li>In case the low-side current limit of ILS-Limit is reached, for example, because of an output short to the VSUP2 and VSUP3 pins, the low-side FET is turned off until the end of the cycle.</li> </ul>                                                                                                                                   |  |
|                                               |               |                                                                             | <ul> <li>If this is detected after the high-low PWM transition (immediately after the low-side overcurrent comparator blanking time), both FETs are turned off<br/>for sixteen cycles.</li> </ul>                                                                                                                                                 |  |
|                                               |               |                                                                             | Detects the BUCK2 UV and OV conditions                                                                                                                                                                                                                                                                                                            |  |
|                                               |               |                                                                             | - BUCK2 output is monitored continuously at the point of load with voltage monitoring independent from BUCK2 regulation circuit                                                                                                                                                                                                                   |  |
| 30                                            | Power Supply  | BUCK2 output voltage monitor                                                | <ul> <li>When BUCK2 UV/OV is detected:</li> </ul>                                                                                                                                                                                                                                                                                                 |  |
|                                               |               |                                                                             | - BUCK_FAIL bit is set                                                                                                                                                                                                                                                                                                                            |  |
|                                               |               |                                                                             | - RESN is driven low, device transitions to ERROR state, Device error count is incremented                                                                                                                                                                                                                                                        |  |
|                                               |               | BUCK2 dead time                                                             | Built-in shoot-through protection to prevent the short between high side and low side MOSFETs                                                                                                                                                                                                                                                     |  |
| 31                                            | Power Supply  |                                                                             | NOTE: Blanking time is 20 ns, typical                                                                                                                                                                                                                                                                                                             |  |
| 32                                            | Power Supply  | BUCK2 Enable                                                                | BUCK2_EN bit. Upon reset, BUCK2 is enabled, clearing this bit disables BUCK2                                                                                                                                                                                                                                                                      |  |
| 33                                            | Power Supply  | BUCK3 output voltage sense                                                  | BUCK3 voltage sense is for BUCK3 regulation loop                                                                                                                                                                                                                                                                                                  |  |



| Monitoring or Diagnostic<br>Definition Number | Circuit Block | Monitoring or Diagnostic<br>Mechanism | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                                                                                           |  |
|-----------------------------------------------|---------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 34                                            | Power Supply  | BUCK3 thermal shutdown                | - BUCK3 has dedicated temperature sensor                                                                                                                                                                                                                                  |  |
| 54                                            | Power Supply  | BUCKS thermal shutdown                | - OT_BUCK bit set if error detected (common bit for all the BUCK regulators)                                                                                                                                                                                              |  |
|                                               |               |                                       | Cycle-by-Cycle current limit is implemented for BUCK3                                                                                                                                                                                                                     |  |
|                                               |               |                                       | <ul> <li>In case of an output short circuit to ground or an overload condition, the integrated cycle-by-cycle current limit turns off the high-side FET when its<br/>current reaches IHS-Limit and the low-side FET turns on until the end of the given cycle.</li> </ul> |  |
| 35                                            | Power Supply  | BUCK3 current limit                   | <ul> <li>When the current limit is reached at the beginning of the cycle for five consecutive cycles, the pulse-width modulation (PWM) is forced low by<br/>turning on the LS-FET for sixteen cycles to prevent uncontrolled current build-up.</li> </ul>                 |  |
|                                               |               |                                       | <ul> <li>In case the low-side current limit of ILS-Limit is reached, for example, because of an output short to the VSUP2 and VSUP3 pins, the low-side FET is turned off until the end of the cycle.</li> </ul>                                                           |  |
|                                               |               |                                       | <ul> <li>If this is detected after the high-low PWM transition (immediately after the lowside overcurrent comparator blanking time), both FETs are turned off<br/>for sixteen cycles.</li> </ul>                                                                          |  |
|                                               |               |                                       | Detects the BUCK3 UV and OV conditions                                                                                                                                                                                                                                    |  |
|                                               |               |                                       | - BUCK3 output is monitored continuously at the point of load with voltage monitoring independent from BUCK3 regulation circuit                                                                                                                                           |  |
| 36                                            | Power Supply  | BUCK3 output voltage monitor          | - When BUCK3 UV/OV is detected:                                                                                                                                                                                                                                           |  |
|                                               |               |                                       | <ul> <li>BUCK_FAIL bit is set</li> </ul>                                                                                                                                                                                                                                  |  |
|                                               |               |                                       | <ul> <li>RESN is driven low, device transitions to ERROR state, Device error count is incremented</li> </ul>                                                                                                                                                              |  |
|                                               |               |                                       | Built-in shoot-through protection to prevent the short between high side and low side MOSFETs                                                                                                                                                                             |  |
| 37                                            | Power Supply  | BUCK3 dead time                       | NOTE: Blanking time is 20 ns, typical                                                                                                                                                                                                                                     |  |
| 38                                            | Power Supply  | BUCK3 Enable                          | BUCK3_EN bit. Upon reset, BUCK3 is enabled, clearing this bit disables BUCK3                                                                                                                                                                                              |  |
|                                               | Power Supply  |                                       | Boost voltage sense is for boost regulation loop and UV and OV monitoring function.                                                                                                                                                                                       |  |
| 39                                            |               | Boost output voltage sense            | <ul> <li>Boost output is continuously monitored with voltage monitoring independent from Boost regulation circuit, but with common external voltage divider<br/>circuit</li> </ul>                                                                                        |  |
|                                               |               |                                       | <ul> <li>When Boost UV/OV is detected, BOOST_FAIL bit is set</li> </ul>                                                                                                                                                                                                   |  |
|                                               |               |                                       | - BOOST_FAIL flag is cleared if there is no undervoltage and no overvoltage and the flag was transmitted to the master                                                                                                                                                    |  |
|                                               |               | ver Supply Boost thermal shutdown     | <ul> <li>BOOST has dedicated temperature sensor</li> </ul>                                                                                                                                                                                                                |  |
| 40                                            | Power Supply  |                                       | <ul> <li>OT_BOOST bit set if error detected</li> </ul>                                                                                                                                                                                                                    |  |
|                                               | Power Supply  | upply Boost current sense             | Cycle-by-Cycle current limit is implemented                                                                                                                                                                                                                               |  |
| 41                                            |               |                                       | <ul> <li>In case of an overcurrent, the integrated cycle-by-cycle current limit turns off the low-side FET when its current reaches ICLBOOST until the end of<br/>the given cycle.</li> </ul>                                                                             |  |
|                                               |               |                                       | <ul> <li>When the current limit is reached in the beginning of the cycle for five consecutive cycles, the PWM is forced low to turn off low-side-FET for<br/>sixteen cycles to prevent uncontrolled current build-up.</li> </ul>                                          |  |
|                                               |               |                                       | - Output voltage is monitored by central independent voltage monitoring circuit with independent bandgap.                                                                                                                                                                 |  |
| 42                                            | Power Supply  | LDO output voltage sense              | - LDO_FAIL bit is set if error detected                                                                                                                                                                                                                                   |  |
|                                               |               |                                       | <ul> <li>Overvoltage during VTCHECK &amp; RAMP mode, device enters ERROR mode</li> </ul>                                                                                                                                                                                  |  |
| 43                                            | Power Supply  | LDO current limit                     | Protects against overload and short circuit                                                                                                                                                                                                                               |  |
| 44                                            | Power Supply  | LDO thermal shutdown                  | LDO has dedicated temperature sensor and OT_LDO bit is set if error detected                                                                                                                                                                                              |  |
| 45                                            | Power Supply  | VIO under voltage Monitor             | <ul> <li>MCU IC supply can be monitored for undervoltage</li> </ul>                                                                                                                                                                                                       |  |
|                                               |               | vio unuei voitage monitor             | - If VIO (MCU IO supply monitor) falls below UV threshold, reset is generated and the device enters ERROR mode                                                                                                                                                            |  |



| Monitoring or Diagnostic<br>Definition Number | Circuit Block                   | Monitoring or Diagnostic<br>Mechanism | Description of Monitoring or Diagnostic Mechanism Inside Device                                                                                                                                                                                                                  |
|-----------------------------------------------|---------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               |                                 | poly GND Loss Detection               | <ul> <li>All power grounds PGNDx are monitored.</li> </ul>                                                                                                                                                                                                                       |
|                                               |                                 |                                       | <ul> <li>If the voltage difference to GND exceeds VGLTH-low or VGLTH-high:</li> </ul>                                                                                                                                                                                            |
| 46                                            | Power Supply                    |                                       | <ul> <li>Device enters ERROR mode</li> </ul>                                                                                                                                                                                                                                     |
| 40                                            | Power Supply                    | GND Loss Delection                    | <ul> <li>RESN and PRESN are asserted low</li> </ul>                                                                                                                                                                                                                              |
|                                               |                                 |                                       | <ul> <li>The external PMOS (main system switch) is switched off by GPFET</li> </ul>                                                                                                                                                                                              |
|                                               |                                 |                                       | <ul> <li>Device Error count (EC) is incremented</li> </ul>                                                                                                                                                                                                                       |
|                                               |                                 |                                       | Device has three independent bandgap references (bandgap1, bandgap2, bandgap3)                                                                                                                                                                                                   |
| 47                                            | Reference Voltage               | Bandgap                               | <ul> <li>Bandgap1 is used for reference for voltage regulators</li> </ul>                                                                                                                                                                                                        |
| 47                                            | Reference voltage               |                                       | <ul> <li>Bandgap2 is used for voltage monitors (VMONx) and over temperature (OT)</li> </ul>                                                                                                                                                                                      |
|                                               |                                 |                                       | <ul> <li>Bandgap3 is used for VREF (ADC reference)</li> </ul>                                                                                                                                                                                                                    |
|                                               |                                 | VREF                                  | <ul> <li>VREF has Under Voltage Monitoring and Upon detecting failure, device enters ERROR mode</li> </ul>                                                                                                                                                                       |
| 48                                            | Reference Voltage               |                                       | <ul> <li>VREF pin is Short circuit protected by its current limiting function</li> </ul>                                                                                                                                                                                         |
|                                               |                                 |                                       | <ul> <li>VREF has independent band gap reference voltage (bandgap3)</li> </ul>                                                                                                                                                                                                   |
|                                               |                                 | Shutdown Comparator                   | VT_REF and VT pins can be used to interface external NTC to monitor the ECU temperature                                                                                                                                                                                          |
|                                               |                                 |                                       | <ul> <li>VT_REF and VT pins are monitored during startup in VTCHECK mode</li> </ul>                                                                                                                                                                                              |
| 49                                            | External Temperature<br>Monitor |                                       | <ul> <li>If VT &gt; VTTH, GPFET is switched off</li> </ul>                                                                                                                                                                                                                       |
|                                               |                                 |                                       | <ul> <li>If VT_REF &lt; VT_REF_TH, device enters ERROR mode if Shutdown comparator is enabled</li> </ul>                                                                                                                                                                         |
|                                               |                                 |                                       | <ul> <li>VT_REF pin is short circuit and overvoltage protected</li> </ul>                                                                                                                                                                                                        |
|                                               |                                 |                                       | <ul> <li>This Feature can be disabled using register bit VT_EN</li> </ul>                                                                                                                                                                                                        |
| 50                                            | LED Driver Module               | Open Load Detection                   | Register bit: HS_OL in PWR_STAT register is set if Open load is detected.                                                                                                                                                                                                        |
| 51                                            | LED Driver Module               | Over current Detection                | <ul> <li>A Counter monitors the overcurrent condition and when this module is active, counter is incremented during overcurrent condition. Once counter<br/>reaches the current limit time (THSS_CL), driver turns off, HS_EN register bit clears, and counter resets</li> </ul> |
|                                               |                                 |                                       | <ul> <li>Current level can be adjusted using external resistor</li> </ul>                                                                                                                                                                                                        |
| 52                                            | LED Driver Module               | Self-Test of open load comparator     | When PWM is low, if VINPROT-HSSENSE does not drop below the threshold, HS_OL flag is set                                                                                                                                                                                         |



**Revision History** 

# **Revision History**

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2016 | *        | Initial Release |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products<br>Audio<br>Amplifiers<br>Data Converters<br>DLP® Products | www.ti.com/audio<br>amplifier.ti.com<br>dataconverter.ti.com<br>www.dlp.com | Applications<br>Automotive and Transportation<br>Communications and Telecom<br>Computers and Peripherals<br>Consumer Electronics | www.ti.com/automotive<br>www.ti.com/communications<br>www.ti.com/computers<br>www.ti.com/consumer-apps |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| DSP                                                                 | dsp.ti.com                                                                  | Energy and Lighting                                                                                                              | www.ti.com/energy                                                                                      |
| Clocks and Timers                                                   | www.ti.com/clocks                                                           | Industrial                                                                                                                       | www.ti.com/industrial                                                                                  |
| Interface                                                           | interface.ti.com                                                            | Medical                                                                                                                          | www.ti.com/medical                                                                                     |
| Logic                                                               | logic.ti.com                                                                | Security                                                                                                                         | www.ti.com/security                                                                                    |
| Power Mgmt                                                          | power.ti.com                                                                | Space, Avionics and Defense                                                                                                      | www.ti.com/space-avionics-defense                                                                      |
| Microcontrollers                                                    | microcontroller.ti.com                                                      | Video and Imaging                                                                                                                | www.ti.com/video                                                                                       |
| RFID                                                                | www.ti-rfid.com                                                             |                                                                                                                                  |                                                                                                        |
| OMAP Applications Processors                                        | www.ti.com/omap                                                             | TI E2E Community                                                                                                                 | e2e.ti.com                                                                                             |
| Wireless Connectivity                                               | www.ti.com/wirelessconne                                                    | ctivity                                                                                                                          |                                                                                                        |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated