









**ESDS302. ESDS304** SLVSEG8B - MAY 2018 - REVISED JANUARY 2024

# ESDS30x Data-Line Surge and ESD Protection Devices for High Speed Interfaces

#### 1 Features

- IEC 61000-4-2 level 4 ESD protection:
  - ±30kV contact discharge
  - ±30kV air gap discharge
- IEC 61000-4-4 EFT protection:
  - 80 A (5/50ns)
- IEC 61000-4-5 surge protection:
  - 12A (8/20µs)
  - Low surge clamping voltage 6V at 12A lpp
- IO capacitance:
  - 2.3pF (typical)
- DC breakdown voltage: 4.5V (minimum)
- Ultra low leakage current: 3nA (typical)
- Supports high speed interfaces up to 1 Gbps
- Industrial temperature range: -40°C to +125°C
- Easy flow-through routing package (ESDS302)

# 2 Applications

- End equipment:
  - Ethernet switches
  - Access points
  - Gateways
  - Printers
  - DVR and NVR
- Interfaces:
  - Ethernet 10/100/1000 Mbps
  - USB 2.0
  - GPIO

## 3 Description

The ESDS302, ESDS304 devices are uni-directional TVS ESD protection diode array in two and four channel configurations respectively, for Ethernet and USB surge protection up to 12A (8/20µs). The ESDS302, ESDS304 devices are rated to dissipate ESD strikes up to 30kV per the IEC 61000-4-2 international standard (> Level 4).

The devices features a 2.3pF IO capacitance per channel making it an excellent choice for protecting high-speed interfaces such as Ethernet™ 1G and USB 2.0. The low dynamic resistance and low clamping voltage provides system level protection against transient events.

The ESDS302. ESDS304 devices are offered in the industry standard 5-pin SOT23 packages.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | CHANNEL COUNT | PACKAGE                      |
|----------------------------|---------------|------------------------------|
| ESDS302                    | 2             | DBV (SOT23, 5);<br>2 NC pins |
| ESDS304                    | 4             | DBV (SOT23, 5)               |

For more information, see Section 10



**Typical Application Schematic** 



# **Table of Contents**

| 1 Features1                             | 6.4 Device Functional Modes8                          |
|-----------------------------------------|-------------------------------------------------------|
| 2 Applications1                         | 7 Application and Implementation9                     |
| 3 Description                           | 7.1 Application Information9                          |
| 4 Pin Configuration and Functions3      | 7.2 Typical Application9                              |
| 5 Specifications4                       | 7.3 Power Supply Recommendations10                    |
| 5.1 Absolute Maximum Ratings4           | 7.4 Layout10                                          |
| 5.2 ESD Ratings - JEDEC Specifications4 | 8 Device and Documentation Support12                  |
| 5.3 ESD Ratings - IEC Specifications4   | 8.1 Receiving Notification of Documentation Updates12 |
| 5.4 Recommended Operating Conditions4   | 8.2 Support Resources12                               |
| 5.5 Thermal Information4                | 8.3 Trademarks12                                      |
| 5.6 Electrical Characteristics5         | 8.4 Electrostatic Discharge Caution12                 |
| 5.7 Typical Characteristics6            | 8.5 Glossary12                                        |
| 6 Detailed Description8                 | 9 Revision History12                                  |
| 6.1 Overview8                           | 10 Mechanical, Packaging, and Orderable               |
| 6.2 Functional Block Diagram8           | Information12                                         |
| 6.3 Feature Description8                |                                                       |



# **4 Pin Configuration and Functions**



Figure 4-1. ESDS302 DBV Package, 5-Pin SOT23 (Top View)

Figure 4-2. ESDS304 DBV Package, 5-Pin SOT23 (Top View)

Table 4-1. Pin Functions for ESDS302

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                        |  |  |  |
|------|-----|---------------------|------------------------------------------------------------------------------------|--|--|--|
| NAME | NO. | ITPE                | DESCRIPTION                                                                        |  |  |  |
| I/O1 | 4   | I/O                 | Surga/ESD protected chappels. Connect to the lines being protected                 |  |  |  |
| 1/02 | 5   | 1/0                 | ge/ESD protected channels. Connect to the lines being protected.                   |  |  |  |
| GND  | 2   | GND                 | Ground. Connect to ground                                                          |  |  |  |
| NC   | 1   | NC                  | Not connected; Used for optional straight-through routing. Can be left floating or |  |  |  |
| NC   | 3   | NG.                 | grounded                                                                           |  |  |  |

(1) I = input, O = output GND = ground

Table 4-2. Pin Functions for ESDS304

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                             |  |  |
|------|-----|---------------------|-------------------------------------------------------------------------|--|--|
| NAME | NO. | IIPE                | DESCRIPTION                                                             |  |  |
| I/O1 | 1   |                     |                                                                         |  |  |
| I/O2 | 3   | 1/0                 | Course/FCD must stand absorbals. Compared to the lines being must sated |  |  |
| I/O3 | 4   | - I/O               | Surge/ESD protected channels. Connect to the lines being protected.     |  |  |
| 1/04 | 5   | -                   |                                                                         |  |  |
| GND  | 2   | GND                 | Ground. Connect to ground                                               |  |  |

(1) I = input, O = output GND = ground



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                             |                                | MIN | MAX | UNIT |
|---------------------------------------------|--------------------------------|-----|-----|------|
| IEC 61000-4-4 Electrical Fast Transient     | Peak Power at 25 °C            |     | 80  | Α    |
| IEC 61000-4-5 Surge (t <sub>p</sub> 8/20μs) | Peak Power at 25 °C            |     | 85  | W    |
|                                             | Peak Current at 25 °C          |     | 12  | Α    |
| T <sub>A</sub>                              | Operating free-air temperature | -40 | 125 | °C   |
| T <sub>stg</sub>                            | Storage temperature            | -65 | 155 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 5.2 ESD Ratings - JEDEC Specifications

|                      |               |                                                                                          | VALUE | UNIT |
|----------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
| V                    | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2500 | \/   |
| V <sub>(ESD)</sub> d | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 5.3 ESD Ratings - IEC Specifications

|                                            |                         |                                           | VALUE  | UNIT |
|--------------------------------------------|-------------------------|-------------------------------------------|--------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |                         | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | \/   |
|                                            | Electrostatic discharge | IEC 61000-4-2 Air Discharge, all pins     | ±30000 | V    |

## 5.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM MAX | UNIT |
|-----------------|--------------------------------|-----|---------|------|
| V <sub>IN</sub> | Input voltage                  | 0   | 3.6     | V    |
| T <sub>A</sub>  | Operating Free Air Temperature | -40 | 125     | °C   |

#### 5.5 Thermal Information

|                       |                                              | ESDS302      | ESDS304      |      |
|-----------------------|----------------------------------------------|--------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DBV (SOT-23) | UNIT |
|                       |                                              | 5 PINS       | 5 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 176.2        | 133.5        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 125.7        | 85.1         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 88.4         | 49.4         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 71.4         | 30.1         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 88.2         | 49.2         | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A          | N/A          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: ESDS302 ESDS304



## 5.6 Electrical Characteristics

At TA = 25°C unless otherwise noted

|                      | PARAMETER                                                                         | TEST CONDITIONS                                                                       | MIN | TYP  | MAX | UNIT |
|----------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------|-----|------|
| $V_{RWM}$            | Reverse stand-off voltage                                                         | I <sub>IO</sub> < 500nA, across operating temperature range                           |     |      | 3.6 | V    |
| I <sub>LEAKAGE</sub> | Leakage current at 3.6V                                                           | V <sub>IO</sub> = 3.6V, Any IO pin to GND                                             |     | 3    | 50  | nA   |
| $V_{BRF}$            | Breakdown voltage, Any IO pin to GND <sup>(1)</sup>                               | I <sub>IO</sub> = 1mA                                                                 | 4.5 |      | 7.5 | V    |
| V <sub>FWD</sub>     | Diode forward voltage, GND to IO pin                                              | I <sub>IO</sub> = 1mA                                                                 |     | 0.8  |     | V    |
| V <sub>HOLD</sub>    | Holding voltage, Any IO pin to GND (2)                                            | I <sub>IO</sub> = 1mA                                                                 |     | 5    |     | V    |
|                      | Surge Clamping voltage, $t_p$ = 8/20 $\mu$ s  TLP Clamping Voltage, $t_p$ = 100ns | I <sub>PP</sub> = 1 A, Any IO pin to GND                                              |     | 5.1  |     | V    |
|                      |                                                                                   | I <sub>PP</sub> = 12A, Any IO pin to GND                                              |     | 6    |     | V    |
| \ /                  |                                                                                   | I <sub>PP</sub> = 1 A, GND to any IO pin                                              |     | 1.2  |     | V    |
| $V_{CLAMP}$          |                                                                                   | I <sub>PP</sub> = 12A, GND to any IO pin                                              |     | 3    |     | V    |
|                      |                                                                                   | I <sub>PP</sub> = 16A, any IO to GND pin                                              |     | 5.8  |     | V    |
|                      |                                                                                   | I <sub>PP</sub> = 16A, GND to any IO pin                                              |     | 3.1  |     | V    |
| C <sub>LINE</sub>    | Line capacitance, any IO to GND                                                   | V <sub>IO</sub> = 0V, V <sub>p-p</sub> = 30mV, f = 1MHz                               |     | 2.3  | 2.8 | pF   |
| ΔC <sub>LINE</sub>   | Variation of line capacitance                                                     | C <sub>LINE1</sub> - C <sub>LINE2</sub> , V <sub>IO</sub> = 0V, Vp-p = 30mV, f = 1MHz |     | 0.05 | 0.1 | pF   |
| C <sub>CROSS</sub>   | Line-to-line capacitance                                                          | V <sub>IO</sub> = 0V, V <sub>rms</sub> = 30mV, f = 1MHz                               |     | 1.25 | 1.5 | pF   |

<sup>(1)</sup> V<sub>BRF</sub> is defined as the max voltage obtained at 1mA when sweeping the voltage up, before the device latches into the snapback state

<sup>(2)</sup> V<sub>HOLD</sub> is defined as the voltage when 1mA is applied, after the device has successfully latched into the snapback state.



## 5.7 Typical Characteristics





# 5.7 Typical Characteristics (continued)



**Temperature** 



## **6 Detailed Description**

#### 6.1 Overview

The ESDS304, ESDS302 devices are uni-directional ESD Protection Diode with ultra-low capacitance. This device can dissipate ESD strikes above the maximum level specified by the IEC 61000-4-2 International Standard. The ultra-low capacitance makes this device an excellent choice for protecting any super high-speed signal pins.

## 6.2 Functional Block Diagram



### **6.3 Feature Description**

The I/O pins of ESDS304 and ESDS302 can withstand surge events (IEC 61000-4-5,  $8/20\mu s$  waveform) up to 12A and 85 W. These devices also provide ESD protection up to  $\pm 30kV$  contact and  $\pm 30kV$  air gap per IEC 61000-4-2 standard. The I/O pins can withstand an electrical fast transient burst of up to 80 A (IEC 61000-4-4 5/50ns waveform, 4kV with  $50\Omega$  impedance). The capacitance between each I/O pin to ground is 2.3pF (typical) and 2.8pF (maximum). This device supports data rates up to 1-Gbps. The reverse DC breakdown voltage of each I/O pin is a minimum of 4.5V. This design protects sensitive equipment from surges above the reverse standoff voltage of 3.6V. The I/O pins feature an ultra-low leakage current of 50nA (maximum) with a bias of 3.6V. This device features an industrial operating range of  $-40^{\circ}C$  to  $+125^{\circ}C$ .

#### 6.4 Device Functional Modes

The ESDS304, ESDS302 devices are a passive integrated circuit that triggers when voltages are above  $V_{BRF}$  or below 0.7V. During ESD events, voltages as high as  $\pm 30 \, \text{kV}$  (air) can be directed to ground via the internal diode network. When the voltages on the protected line fall below the trigger levels of ESDS304, ESDS302 (usually within a few nano-seconds) the devices reverts to passive.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The ESDS304, ESDS302 devices are diode type TVS which is used to provide a path to ground for dissipating ESD events on high-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{\rm DYN}$  of the triggered TVS holds this voltage,  $V_{\rm CLAMP}$ , to a safe level for the protected IC.

## 7.2 Typical Application



Figure 7-1. ESDS304 Protecting the Ethernet 1G Interface

#### 7.2.1 Design Requirements

A typical operation for the ESDS304 would be protecting a high speed dataline similar to one shown in Figure 7-1. In this example, the ESDS304 is protecting an Ethernet PHY's data lines that has a nominal operating voltage of 3.6V. Many of the Ethernet interfaces that connect to long cables require protection against  $\pm 1 \text{kV}$  surge test through a 42 $\Omega$  coupling resistor and a 0.5 $\mu$ F capacitor, equaling roughly 24 A of surge current. Without any input protection, if a surge event is caused by lightning, coupling, ringing, or any other fault condition, this input voltage will rise to hundreds of volts for multiple microseconds, harming the device. For Ethernet 1000Base-T (1Gbps), application design parameters listed in Table 7-1 are known.

Table 7-1. Design Parameters

| DESIGN PARAMETER                                                  | VALUE     |
|-------------------------------------------------------------------|-----------|
| Single ended signal voltage range on differential data line pairs | 0 to 3.6V |
| Operating Frequency                                               | 125MHz    |

#### 7.2.2 Detailed Design Procedure

### 7.2.2.1 Signal Range

The ESDS304 has 4 identical surge protection channels with each channel supporting a signal range of 0 to 3.6V. The device will work well with any Ethernet PHY that drives the single ended voltage on the data line up to a 3.6V.

#### 7.2.2.2 Operating Frequency

The ESDS304 has a capacitance of 2.3pF (typical) and can support the 125MHz operation of Ethernet 1000Base-T application

## 7.2.3 Application Curves



Figure 7-2. Differential Insertion Loss vs. Frequency

## 7.3 Power Supply Recommendations

The ESDS304, ESDS302 devices are passive ESD devices and there is no need to power them. Take care to not violate the recommended I/O specification (0V to 3.6V) so that the device functions properly.

#### 7.4 Layout

### 7.4.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.



# 7.4.2 Layout Examples



Figure 7-3. Layout Example for the 4-channel Device, ESDS304



## 8 Device and Documentation Support

## 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **8.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 8.3 Trademarks

Ethernet<sup>™</sup> is a trademark of Xerox Corporation.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (September 2018) to Revision B (January 2024)                                                                                                                                  | Page |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the document</li> <li>Updated the format of the <i>Device Information</i> table to channel count</li> </ul> | 1    |
| Updated the table notes in the ESD Ratings - JEDEC Specifications                                                                                                                                      |      |
| Changes from Revision * (May 2018) to Revision A (September 2018)                                                                                                                                      | Page |
| Changed data sheet status from Product Preview to Production Data                                                                                                                                      | 1    |
| Changed ESDS03802 and ESDS03804 part numbers to ESDS302 and ESDS304                                                                                                                                    | 1    |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: ESDS302 ESDS304

www.ti.com 13-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| ESDS302DBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 1R5B                 | Samples |
| ESDS304DBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 1R3B                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2023

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Jul-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ESDS302DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ESDS304DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 13-Jul-2023



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| ESDS302DBVR | SOT-23       | DBV             | 5        | 3000 | 180.0       | 180.0      | 18.0        |  |
| ESDS304DBVR | SOT-23       | DBV             | 5        | 3000 | 180.0       | 180.0      | 18.0        |  |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated