# Achieving high converter efficiency with an active clamp in a PSFB converter

**Sheng-Yang Yu** Systems Applications Manager

Benjamin Lough Systems Applications Manager

LiehChung Yin Systems Applications Manager

# Introduction

Phase-shifted full-bridge (PSFB) converters (see Figure 1) are widely applied to high-power applications, mainly because a PSFB converter can achieve soft switching on its input switches and thus facilitate high converter efficiency [1]. Although soft switching greatly reduces switching losses, the output rectifier parasitic capacitance resonates with the transformer leakage inductors – modeled as  $L_r$  in Figure 1 – resulting in voltage ringing with high voltage stress [2].

The voltage stress of the output rectifier could be as high as  $2 \times V_{IN} \times N_S/N_P$ , where  $N_P$  and  $N_S$ are the transformer's primary and secondary windings, respectively. Traditionally, applying a passive snubber [2] (such as the resistor-capacitor-diode [RCD] snubber in Figure 1) at the output rectifier prevents the rectifier voltage from going too high and enables the use of a lower-voltage-rated component with a better figure of merit for lower power dissipation.

When applying metal-oxide semiconductor field-effect transistors (MOSFETs) as a synchronous rectifier (SR), you can expect lower  $C_{oss}$  and  $R_{DS(on)}$  on lower-voltage-rated MOSFETs at the same cost level compared to higher-voltage-rated MOSFETs. However, using a passive snubber means that part of the energy that caused the voltage ringing will dissipate in the passive snubber and result in an efficiency reduction.

This article introduces an active (rather than a passive) snubber and its related control, which minimizes rectifier voltage stress to achieve higher converter efficiency while also greatly reducing energy dissipation in the snubber circuit and without sacrificing operational range.





Figure 1. A PSFB power stage with a passive clamp and key waveforms.

#### A PSFB converter with an active clamp

As shown in **Figure 2**, inserting an active clamp leg formed by a capacitor ( $C_{CL}$ ) and a MOSFET ( $Q_{CL}$ ) before the output inductor enables active clamp leg current conduction within the effective duty-cycle ( $D_{eff}$ ) period, thus clamping the secondary winding voltage ( $V_{SEC}$ ) and rectifier voltage stress to the  $C_{CL}$  voltage –  $V_{CL}$ . In order to have low voltage stress on the output rectifier, you must select a large-enough  $C_{CL}$  for low capacitor voltage ripple. A rule of thumb is to select the inductor-capacitor (LC) resonant period formed by  $L_r$  and  $C_{CL}$  to be much longer than the switching period ( $T_s$ ) [3] expressed by **Equation 1**:

$$2\pi \sqrt{\left(\frac{N_S}{N_P}\right)^2 L_r C_{CL}} \gg T_S \tag{1}$$



Figure 2. A PSFB power stage with active clamp and key waveforms.

#### Active clamp leg design considerations

With the active snubber implemented in a PSFB, the transformer winding current will no longer rise monotonically during the effective duty cycle ( $D_{eff}$ ) period ( $T_S$ ) (non-zero output winding voltage period) like output inductor current. This is because the active snubber capacitor energy also participates in energizing output inductor rather than solely rely on energy transfer from the input side. The non-monotonic current ramp characteristic could make peak current mode control difficult as input or transformer winding current are The rectifier voltage stress will clamp to around  $V_{IN}x$  $N_S/N_P$  with the active snubber, which is about half of the voltage stress without any clamp circuit.

Unlike a passive snubber, an active snubber doesn't dissipate the ringing energy on the power resistor. Instead, it circulates the energy in the LC resonant tank as a lossless snubber. When the output winding voltage becomes nonzero, energy will transfer from the primary winding to the secondary winding to energize the output inductor and conduct current through the  $Q_{CL}$  body diode, even if  $Q_{CL}$  isn't turned on. Turning on  $Q_{CL}$  after its body has already conducted current will ensure zero voltage switching (ZVS) on  $Q_{CL}$ . Therefore, you can expect higher converter efficiency on a PSFB converter with an active snubber over a PSFB converter with a passive snubber in an identical specification.



generally utilized for peak current detection and higher input or transformer winding current does not necessarily represent larger duty cycle.

In order to allow peak current detection happens when current is rising monotonically, we must ensure  $D_{eff}T_S$  is always greater than the duration where currentsecond balance is completed –  $D_{CSB}T_S$  – under whole operational voltage and load ranges. As high efficiency is expected for a PSFB with larger  $D_{eff}$ , PSFB is generally designed to have larger  $D_{eff}$  at mid-to-heavy load where  $D_{eff} >> D_{CSB}$  is expected. At light load, converter is expected to operate under discontinuous conduction mode where  $D_{eff}$  will be smaller than  $D_{eff}$ under continuous conduction mode at the same input/ output voltage condition. In order to keep  $D_{eff}T_S$  greater than  $D_{CSB}T_S$  even at light load, we have implemented frequency reduction control based on load current.

The duration of  $D_{CSB}T_S$  becomes an important factor for peak current mode control. How long does it take to complete current-second balance is now the one-milliondollar question. To answer this question, you'll need to calculate current flow through the active clamp leg.

Assuming that V<sub>CL</sub> is a constant and L<sub>m</sub> =  $\infty$ , **Equation** 2 expresses the rectifier current changing rate during the duty-cycle loss period (the period where V<sub>SEC</sub> = 0 and i<sub>SR1</sub> and i<sub>SR2</sub> are commuting) as:

$$\frac{\Delta i_{SR}}{\Delta t} = \frac{N_p V_{Lr}}{N_S L_r} = \frac{\frac{N_S}{N_p} V_{IN} - V_{CL}}{\left(\frac{N_S}{N_p}\right)^2 L_r}$$
(2)

where  $V_{Lr}$  is the voltage across  $L_r$ .

**Equation 3** calculates the changing rate of the output inductor current:

$$\frac{\Delta i_{LO}}{\Delta t} = \frac{V_{CL} - VOUT}{L_0} \tag{3}$$

Using **Equation 2** and **Equation 3** along with Kirchhoff's current law, **Equation 4** calculates the changing rate of the active clamp current:

$$\Delta i_{CL} = \Delta i_{SR} - \Delta i_{Lo} = \left[ \frac{\frac{N_S}{N_P} V_{IN} - V_{CL}}{\left(\frac{N_S}{N_P}\right) L_r} - \frac{V_{CL} - V_{OUT}}{L_O} \right]$$
(4)  
$$\Delta t$$

Since  $V_{CL} \approx V_{IN} \times N_S/N_P$  [3], you just need to apply the total active clamp leg conduction time as  $\Delta t$  in **Equation** 4 to solve  $\Delta i_{CL}$ . However, you still need to know the peak value of  $i_{CL}$  in order to calculate the  $i_{CL}$  root-mean-square (RMS) value. As shown in **Figure 3**, if  $i_{SEC} = i_{Lo}$  (after charging  $C_{oss}$  to  $V_{CL}$ ) at time  $t_2$  and  $i_{SEC} = i_{SR}$  at time  $t_3$  (start to charge  $C_{CL}$ ), **Equation 5** derives  $i_{CL,peak}$  as:





Figure 3. Key waveforms around the active clamp current conduction period.

With **Equation 6** deriving the  $i_{SR2}$  value at  $t_2$  as:

$$i_{SR2|t2} = \frac{V_{IN}}{N_S L_r} - (t_2 - t_1)$$
(6)

Assuming that the  $i_{SR2}$  current decreasing rate from  $t_0$  to  $t_2$  is the same, **Equation 7** derives the time duration of  $t_2$ - $t_1$  as:

$$(t_2 - t_1) = \sqrt{2C_{OSS} \frac{N_S V_{CL} L_r}{N_P V_{IN}}}$$
(7)

Since C<sub>L</sub>needs to maintain a current second balance, the sum of areas A1 and A3 will equal area A2.

As shown in **Equation 7**, SR  $C_{oss}$  controls the peak current on the active clamp leg. If you select a low  $C_{oss}$ SR FET, the active clamp leg RMS current is lower and thus helps improve converter efficiency.

Here are some design guidelines when designing a PSFB converter with an active snubber:

- QCL must turn on only after the duty-cycle loss duration in order to avoid CCL energy backflow to the primary side.
- QCL must be turn on while the body diode is still conducting current for ZVS.
- A longer QCL on time will reduce VCL as well as SR voltage stress, but the QCL RMS current will increase.
- A lower SR Coss will not only help reduce the active clamp leg RMS current, but also help reduce SR voltage stress.

The active clamp method isn't limited to full-bridge rectifiers; it is applicable to other types of rectifiers such as current-doubler [4] or center-taped rectifiers. **Figure 4** shows a PSFB converter with an active clamp on a center-taped rectifier, which is implemented in the **3-kW Phase-Shifted Full Bridge with Active Clamp Reference Design with >270-W/in<sup>3</sup> Power Density**.



Figure 4. A PSFB converter with active snubbers on a center-taped rectifier.

As shown in **Figure 5**, it is possible to clamp SR voltage stress under 40 V with dual active clamp legs, with negligible clamping loss (very minor conduction loss) at a 250-A load current.



*Figure 5.* Steady-state waveform of a PSFB converter with a center-taped rectifier and active snubbers at a 12-V/3-kW output.

## Summary

A control method allows PSFB converter to work with active snubber under peak current mode control is discussed in this paper. The active snubber allows lower voltage stress on the output rectifier with negligible power dissipation on the snubber circuit that greatly improves converter efficiency. The current disturbance introduced by the active snubber makes peak current mode control difficult. With the active snubber power switch on-time fixed and frequency reduction control implemented, a high efficiency and peak current controlled PSFB converter can be realized. A 400Vin, 12Vout/3kW PSFB prototype is built with the proposed control method has been verified across whole operational load range with output rectifier voltage stress limited below 40 V at 250A full load.

## References

- Designing a Phase Shifted Zero Voltage Transition (ZVT) Power Converter. Unitrode Power Supply Design Seminar SEM 900, 1993.
- Lin, Song-Yi, and Chern-Lin Chen. April 1998.
  "Analysis and Design for RCD Clamped Snubber Used in Output Rectifier of Phase-Shift Full-Bridge ZVS Converters." Published in IEEE Transactions on Industrial Electronics 45 (2), pp. 358-359.
- Sabate, J.A., V. Vlatkovic, R.B. Ridley, and F.C. Lee. 1991. "High-Voltage, High-Power, ZVS, Full-Bridge PWM Converter Employing an Active Snubber." Sixth Annual Applied Power Electronics Conference and Exhibition, pp. 158-163.
- 4. Texas Instruments: *Design Review: 100W, 400kHz, DC/DC Converter With Current Doubler Synchronous Rectification Achieves 92% Efficiency.*

**Important Notice:** The products and services of Texas Instruments Incorporated and its subsidiaries described herein are sold subject to TI's standard terms and conditions of sale. Customers are advised to obtain the most current and complete information about TI products and services before placing orders. TI assumes no liability for applications assistance, customer's applications or product designs, software performance, or infringement of patents. The publication of information regarding any other company's products or services does not constitute TI's approval, warranty or endorsement thereof.

All trademarks are the property of their respective owners.

© 2023 Texas Instruments Incorporated



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated