

Application Report SNVA017C–July 2000–Revised April 2013

# **AN-1145 Using Dynamic Voltage Positioning to Reduce the Number of Output Capacitors in Microprocessor Power Supplies**

### **ABSTRACT**

The relatively large steady-state window and the relatively small transient window for the core voltage of a modern advanced microprocessor make attractive implementation of the dynamic voltage positioning technique. By employing that technique, significant cost savings can be realized due to the reduced number of output bulk capacitors. Careful consideration of all sources of error is necessary for generating a sound design.

#### **Contents**



#### **List of Figures**



All trademarks are the property of their respective owners.

#### <span id="page-1-0"></span>**1 Example I**

In this example, a net savings of \$0.44 is realized through the implementation of the dynamic voltage positioning (DVP below) technique.

Assume a microprocessor requires a maximal 18A. The allowed core voltage steady-state window is ±100mV. Suppose a synchronous buck converter is used and the controller's DAC tolerance is ±30mV. Also assume the output voltage ripple is set to 17mV peak-to-peak.

To accommodate the worst case load transient (i.e. the processor current changes between 0A to 18A within a few clock cycles), 14 Sanyo 6MV1500GX aluminium capacitors are needed at the output.

Or, if a 3m $\Omega$  ±5% IRC power resistor is put in series with the output inductor, DVP can be used and the number of output caps can be reduced to 10. Two additional signal level resistors (1.00KΩ and 75.0KΩ, 1%) are necessary to raise the initial output voltage by 26mV.

The cost of the power resistor is approximately \$0.20, and the cost of the capacitors is about \$0.16 each. So the total savings realized by implementing DVP is \$0.44.

The drawback is an additional maximum power loss of about 1W in the power resistor. A side benefit is the same power resistor can be used to provide an accurate current limit when a more serious overcurrent protection mechanism than high-side MOSFET  $r_{DSON}$  sensing is desired.

# <span id="page-1-1"></span>**2 Example II**

In this example, a net savings of \$0.48 is realized through the implementation of the DVP technique.

Assume the same processor as in Example I is considered. If a PCB etch resistor is used instead of the discrete power resistor, a number of things are going to change. First, the total tolerance of the resistance will be increased to about 20% including the effect of temperature. Second, the resistor itself is free. So the amount of savings in output caps is the net savings.

By calculation, the optimal resistance of the etch resistor is 2.2m $\Omega$ . The initial output voltage should be raised by 16mV. This can be done by using two signal-level resistors,  $100Ω$  and  $12.4KΩ$ ,  $1%$ .

The number of output caps is now 11. So the savings is \$0.48.

The maximum power loss due to the etch resistor is 0.71W.

### <span id="page-1-2"></span>**3 Introduction**

For modern high-speed microprocessors such as those in the Intel Pentium® pro and Pentium® II families, there are strict load transient response requirements on the processor core voltage. Two operating windows are defined for the MPU core voltage, i.e., the transient window (or so-called AC window) and the steady-state window (or so-called DC window). The AC window is greater than or equal to the DC window. For example, the Klamath processor (Pentium® ‖ family) requires, at the VRM connector, a DC window of 100mV, −60mV and an AC window of ±140mV for a nominal core voltage of 2.8V. During steady-state, the core voltage is allowed to stay outside of the DC window for a short while but should never be outside of the AC window. Both windows are for instantaneous voltages, i.e. set point tolerance, ripple and noise, etc,. are included.

For a typical core power supply controller, the initial output voltage tolerance plus ripple is much smaller than the DC window. It therefore may be beneficial for the output voltage to be positioned at different levels within the DC window in response to different load current levels. The idea is by dynamically positioning the core voltage level according to the load current, extra window margin for the load transient response can be created.

As an illustration, [Figure](#page-2-1) 1 shows two load transient response waveforms, one with DVP, the other without. Factors such as initial output voltage tolerance (typically the DAC tolerance in the case of a digitally programmable controller), ripple voltage, etc,. are excluded. In the figure, the lines labeled "AC" are the transient window limits, the lines labeled "DC" are the steady state window limits, and the line marked " $V_N$ " is the nominal core voltage.







## **Figure 1. DVP and non-DVP Output Voltage Transients Caused by Load Transients**

<span id="page-2-1"></span>For a non-DVP converter, steady-state core voltage doesn't vary with load current. Therefore, after a transient in either direction, the core voltage returns to  $V_N$ . See trace "a". For a DVP converter, the core voltage is a function of the load current. See trace "b". At no load, the core voltage is close to the upper limit of the DC window whereas at full load it is close to the lower limit of the DC window. This allows extra headroom for load transients in both directions. In [Figure](#page-2-1) 1,  $β$  is the amount of extra transient headroom DVP creates. It is also the amount by which the nominal output voltage should be raised.

## <span id="page-2-0"></span>**4 Implementation**

As mentioned above, to implement DVP, the steady-state output voltage should be raised slightly at no load and it should droop as the load current increases. This characteristic can be realized by using a voltage divider in the feedback loop and adding an external droop resistor after the inductor. See [Figure](#page-2-2) 2. In the figure, a synchronous buck PWM controller such as National Semiconductor's LM2635/6/7/8 is used. Now, instead of regulating point "a" as is done in non-DVP converters, point "c" is regulated. The voltage divider between points "b", "c" and ground raises the voltage at point "b" so that at no load the output voltage is slightly higher than nominal. (Notice at no load, points "b" and "a" are at the same potential). The voltage across the droop resistor is proportional to the load current during steady-state. Therefore, the heavier the load current is, the lower the output voltage will be. The corresponding voltage vs. output current characteristic is shown in [Figure](#page-3-1) 3.



### <span id="page-2-2"></span>**Figure 2. Implementing DVP Using a Droop Resistor and National's LM2635/6/7/8 Controllers**



The resistor divider is not necessary if the internal reference voltage (typically the DAC output in the case of a digitally programmable controller) of the switching controller IC has been prebiased for DVP.

The droop resistor must be a power resistor since it is in the power path. It can be a discrete current sense resistor or it can be a PCB etch resistor. The typical resistance value is a few milli-ohms.



**Figure 3. DVP Converter Output Characteristics**

<span id="page-3-1"></span>The benefits of a discrete resistor are better tolerance and an ultra-low temperature coefficient (typically ±20ppm/°C). It also creates less thermal stress on the PCB. The disadvantages are component cost and availability, and very limited choice of resistance values.

The benefits of a PCB etch resistor are no cost and a flexible resistance value. The disadvantages are worse tolerance, high temperature coefficient (about 4000ppm/ $\degree$ C) and more thermal stress on the PCB. Which kind of droop resistor creates more savings depends on load current, DC and AC window sizes, initial output voltage tolerance, etc.

## <span id="page-3-0"></span>**5 The Equations**

To make a realistic comparison between a non-DVP converter and a DVP converter and to provide a design tool for DVP implementation, factors such as the DAC tolerance (assuming digitally programmable controller), output voltage ripple and droop resistor tolerance and temperature coefficient must be considered.

[Figure](#page-3-2) 4 shows the distribution of the steady-state voltage of a non-DVP converter, assuming the load regulation is perfect. Note the load current is irrelevant to the distribution.



<span id="page-3-2"></span>**Figure 4. Non-DVP Steady-State Output Voltage Distribution and Transient Margins**



The gray band between lines "a" and "b" corresponds to the total DAC tolerance which is 2ε. When voltage ripple is considered, the steady-state tolerance band must be widened to the one confined by lines "c" and "d", i.e. 2ε+RIP. RIP is the peak-to-peak ripple voltage. The worst case full-load-to-no-load transient would occur when the steady-state voltage at full load is at line "c" because this is the case having the least transient margin (ρ in the figure). The corresponding transient margin is:

$$
\rho = \delta_{AC} - \left(\frac{1}{2} \text{ RIP} + \varepsilon\right)
$$

(1)

<span id="page-4-1"></span>where  $\bar{\mathfrak{d}}_{\rm AC}$  is half the size of the AC window. Assuming the AC window is symmetrical around the nominal voltage  $\vee_{\scriptscriptstyle\rm N},$  the same formula applies to load transients in the opposite direction (no-load-to-full-load).

In the case of DVP, the position of the tolerance band becomes a function of load current. It is higher at light load and lower at heavy load. See [Figure](#page-4-0) 5.

The maximum voltage across the droop resistor  $(V_{\text{drop}})$  determines by how much the output voltage should be raised at no load. If the error introduced by the droop resistor is ignored (as in the case of [Figure](#page-4-0) 5), the center of the output voltage tolerance band should be half of  $V_{\text{droom}}$  above  $V_N$  at no load, and half of  $V_{\text{droom}}$  below  $V_N$  at full load, as shown in [Figure](#page-4-0) 5. The extra transient margin created is thus half of  $V_{\text{droom}}$ .



# <span id="page-4-0"></span>**Figure 5. DVP Steady-State Output Voltage Distribution with Zero-Tolerance Droop Resistor**

However, there is inevitably a tolerance and temperature coefficient associated with the droop resistor. Assume the tolerance and variation due to the temperature change of the droop resistor is  $\pm \lambda$ . See [Figure](#page-5-0) 6 below.





### <span id="page-5-0"></span>**Figure 6. DVP Steady-State Output Voltage Distribution with Finite-Tolerance Droop Resistor**

This error will make the upper boundary of the tolerance band at full load (line "c") 1λ closer to V<sub>N</sub> than the lower boundary of the tolerance band at no load (line "d"). To keep the two boundaries (lines "c" and "d") equidistant from V<sub>N</sub> so that transients in both directions have the same margin, the no-load offset  $\beta$  should be adjusted to a value smaller than half of  $V_{\text{drop}}$ .

<span id="page-5-2"></span>The appropriate offset of the no-load tolerance band is:

$$
\beta = \frac{1}{2} V_{\text{drop}} (1 - \Sigma),
$$

where V<sub>droop</sub> is the maximum droop voltage, i.e. the droop voltage at full load, and Σ is droop resistor tolerance ( $λ = V_{\text{droom}} \times Σ$ ).

The new transient margin  $\rho'$  is now the distance between the line "c" and the upper boundary of the AC window or that between the line "d" and the lower boundary of the AC window. The formula to calculate the margin is:

$$
\rho' = \rho + \beta \tag{3}
$$

<span id="page-5-3"></span>,

so the difference between the new and old transient margins is the offset β.

It is necessary to check whether the line "d" is still above the lower boundary of the DC window. The reason line "d" is more important is that it is farther away from  $V<sub>N</sub>$  than line "c" and in some cases the lower half of the DC window is smaller than the upper half. The criterion is :

$$
V_{\text{drop}} \leq \frac{2\delta_{\text{DCL}} - \text{RIP} - 2\epsilon}{1 + 3\Sigma} \,,
$$

<span id="page-5-4"></span>where  $\delta_{\text{DCL}}$  is the size of the lower half of the DC window.

<span id="page-5-5"></span>The percentage savings in the amount of output capacitors is:

SVGS% =  $\frac{\beta}{a'}$ . (5)

<span id="page-5-1"></span>The cost savings in output capacitors can be determined by the following equation:

$$
\Delta s = \left(\frac{1}{\rho} - \frac{1}{\rho'}\right) \cdot \text{ESR} \cdot \text{PRICE} \cdot I_{\text{CORE}} \tag{6}
$$

where ESR is the equivalent series resistance of each output capacitor, PRICE is the unit price of a capacitor and  $I_{\text{CORE}}$  is the maximum load current.

The actual savings may be slightly more or less than the result of [Equation](#page-5-1) 6 because the number of capacitors is always an integer.

(2)

(4)

<span id="page-6-0"></span>

This value is greater than the 54mV actual maximum droop voltage so the condition is satisfied.

Suppose the output capacitors are from the Sanyo MV-GX series, the unit price is \$0.16, and the ESR of each capacitor is 47mΩ, then the cost savings in output capacitors is:

$$
\Delta\$\ = (1/61.5 \text{mV} - 1/87 \text{mV}) \times 47 \text{m}\Omega \times \$0.16 \times 18\text{A} = \$0.64.
$$
\n(12)

After subtracting the cost of the droop resistor, the net savings is \$0.44.

# <span id="page-6-1"></span>**7 Example II Revisited**

Since the droop resistance value is now flexible, it is necessary to find out the optimal value first. The larger the droop voltage, the larger the offset β and the larger the extra margin will be. The largest allowable droop voltage can be determined by [Equation](#page-5-4) 4:



Therefore, the optimal droop resistance is:

 $R_{\text{drop}} = V_{\text{drop}} \div I_{\text{CORE}} = 39.4 \text{mV} \div 18 \text{A} = 2.2 \text{m}\Omega.$  (14)

The initial offset  $\beta$  is, by [Equation](#page-5-2) 2:



The new transient margin is, by [Equation](#page-5-3) 3:

 $p' = p + \beta = 61.5 \text{mV} + 16 \text{mV} = 77 \text{mV}.$  (16)

Therefore, by [Equation](#page-5-5) 5, the savings in output caps is:

 $\Delta$ \$ = (1/61.5mV−1/77mV) x 47m $\Omega$  x \$0.16 x 18A = \$0.45. (17)

To calculate the actual savings, calculate the number of caps needed in the non-DVP case:

 $N1 = 47mΩ x 18A ÷ 61.5mV ≊ 14.$  (18)

And calculate the number of caps needed in the DVP case:

 $N2 = 47mΩ x 18A ÷ 77mV ≈ 11.$  (19)

So the difference is 3 caps, and thus \$0.48.



# <span id="page-7-0"></span>**8 Comments**

- 1. As discrete resistors go lower in resistance value, it is harder and harder for resistor vendors to make them very accurate. IRC has resistance values down to  $3m\Omega$ . Sometimes paralleling two discrete resistors is the only solution.
- 2. When designing an on-board supply, the DC window can be relaxed to slightly larger than that written in the VRM specifications. Refer to the processor specifications instead. Typically a relaxation of ±10mV is possible.
- 3. When switching from a non-DVP design to a DVP design, a slightly larger inductor might be necessary to keep the output ripple voltage to same.
- 4. Normally the top and bottom layers of a PCB are plated and copper thickness on those two layers is inaccurate. Try to use an inner layer to place an etch resistor.
- 5. As a good rule, use 20mil/A current density for 1 oz. copper when designing an etch resistor.
- 6. A DVP design tool in the form of a Microsoft Excel spreadsheet is available from the authors to automate the design process. The tool is good for designing DVP for National Semiconductor's LM2635/6/7/8 family of products.
- 7. To realize the deadbeat type of response similar to trace "b" in [Figure](#page-2-1) 1 during a fast load transient, the converter's loop characteristic needs to be fine tuned.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated