

# LP87565C-Q1 Technical Reference Manual

This document provides the register bit values for the one-time programmable (OTP) bits of the orderable part number, LP87565CRNFRQ1.

### **Trademarks**

All trademarks are the property of their respective owners.

### 1 Introduction

This technical reference manual can be used as a reference for the LP87565C-Q1 default register bits after OTP memory download. This technical reference manual does not provide information about the electrical characteristics, external components. package, or the functionality of the device. For this information and the full register map, refer to the LP8756x-Q1 Four-Phase 16-A Buck Converter With Integrated Switches data sheet.

Table 1 lists the main OTP settings for power rails. lists the register bits loaded from OTP memory.

|                                  | Description                                  | Bit Name                                       | LP87565CRNFRQ1 Value |
|----------------------------------|----------------------------------------------|------------------------------------------------|----------------------|
| Device identification            | OTP configuration                            | OTP_ID                                         | 22h                  |
| BUCK0, BUCK1 (2-phase operation) | Output voltage                               | BUCK0_VSET                                     | 1150 mV              |
|                                  | Enable, EN pin, or I <sup>2</sup> C register | EN_BUCK0, EN_PIN_CTRL0,<br>BUCK0_EN_PIN_SELECT | EN1                  |
|                                  | Force PWM                                    | BUCK0_FPWM                                     | Yes                  |
|                                  | Force multiphase                             | BUCK0_FPWM_MP                                  | No                   |
|                                  | Peak current limit per phase                 | ILIMO, ILIM1                                   | 5 A                  |
|                                  | Maximum load current                         | N/A                                            | 8 A                  |
|                                  | Slew rate                                    | BUCK0_SLEW_RATE                                | 3.8 mV/µs            |
| BUCK2, BUCK3 (2-phase operation) | Output voltage                               | BUCK2_VSET                                     | 1060 mV              |
|                                  | Enable, EN pin, or I <sup>2</sup> C register | EN_BUCK2, EN_PIN_CTRL2,<br>BUCK2_EN_PIN_SELECT | EN1                  |
|                                  | Force PWM                                    | BUCK2_FPWM                                     | Yes                  |
|                                  | Force multiphase                             | BUCK2_FPWM_MP                                  | No                   |
|                                  | Peak current limit per phase                 | ILIM2, ILIM3                                   | 5 A                  |
|                                  | Maximum load current                         | N/A                                            | 8 A                  |
|                                  | Slew rate                                    | BUCK2_SLEW_RATE                                | 3.8 mV/µs            |
| Switching frequency              |                                              | N/A                                            | 2 MHz                |
| I <sup>2</sup> C address         |                                              | N/A                                            | 60h                  |

**Table 1. Main OTP Settings for Power Rails** 

## 2 Register Bits Loaded From OTP Memory

Table 2 lists the register bit values loaded from the OTP memory during device start-up.

Table 2. Summary of Registers Bits

| Address | Register Name | Bit         | LP87565CRNFRQ1<br>Value |
|---------|---------------|-------------|-------------------------|
| 0x01    | OTP_REV       | OTP_ID[7:0] | 22h                     |
| 0x02    | BUCK0_CTRL1   | EN_BUCK0    | 1h                      |



Table 2. Summary of Registers Bits (continued)

|         | . asio 21 Summary | of Registers Bits (continued) | LP87565CRNFRQ1 |
|---------|-------------------|-------------------------------|----------------|
| Address | Register Name     | Bit                           | Value          |
| 0x02    | BUCK0_CTRL1       | EN_PIN_CTRL0                  | 1h             |
| 0x02    | BUCK0_CTRL1       | BUCK0_EN_PIN_SELECT[1:0]      | 0h             |
| 0x02    | BUCK0_CTRL1       | BUCK0_FPWM                    | 1h             |
| 0x02    | BUCK0_CTRL1       | BUCK0_FPWM_MP                 | 0h             |
| 0x03    | BUCK0_CTRL2       | ILIM0[2:0]                    | 7h             |
| 0x03    | BUCK0_CTRL2       | SLEW_RATE0[2:0]               | 4h             |
| 0x04    | BUCK1_CTRL1       | EN_BUCK1                      | 1h             |
| 0x04    | BUCK1_CTRL1       | EN_PIN_CTRL1                  | 1h             |
| 0x04    | BUCK1_CTRL1       | BUCK1_EN_PIN_SELECT[1:0]      | 0h             |
| 0x04    | BUCK1_CTRL1       | BUCK1_FPWM                    | 1h             |
| 0x05    | BUCK1_CTRL2       | ILIM1[2:0]                    | 7h             |
| 0x05    | BUCK1_CTRL2       | SLEW_RATE1[2:0]               | 4h             |
| 0x06    | BUCK2_CTRL1       | EN_BUCK2                      | 1h             |
| 0x06    | BUCK2_CTRL1       | EN_PIN_CTRL2                  | 1h             |
| 0x06    | BUCK2_CTRL1       | BUCK2_EN_PIN_SELECT[1:0]      | 0h             |
| 0x06    | BUCK2 CTRL1       | BUCK2_FPWM                    | 1h             |
| 0x06    | BUCK2_CTRL1       | BUCK2 FPWM MP                 | 0h             |
| 0x07    | BUCK2_CTRL2       | ILIM2[2:0]                    | 7h             |
| 0x07    | BUCK2_CTRL2       | SLEW_RATE2[2:0]               | 4h             |
| 0x08    | BUCK3_CTRL1       | EN_BUCK3                      | 1h             |
| 0x08    | BUCK3 CTRL1       | EN_PIN_CTRL3                  | 1h             |
| 0x08    | BUCK3_CTRL1       | BUCK3_EN_PIN_SELECT[1:0]      | 0h             |
|         | BUCK3_CTRL1       | BUCK3_FPWM                    | 1h             |
| 0x08    |                   | _                             | 7h             |
| 0x09    | BUCK3_CTRL2       | ILIM3[2:0]                    |                |
| 0x09    | BUCK3_CTRL2       | SLEW_RATE3[2:0]               | 4h             |
| 0x0A    | BUCK0_VOUT        | BUCK0_VSET[7:0]               | 6Bh            |
| 0x0C    | BUCK1_VOUT        | BUCK1_VSET[7:0]               | 6Bh            |
| 0x0E    | BUCK2_VOUT        | BUCK2_VSET[7:0]               | 59h            |
| 0x10    | BUCK3_VOUT        | BUCK3_VSET[7:0]               | 59h            |
| 0x12    | BUCK0_DELAY       | BUCK0_SHUTDOWN_DELAY[3:0]     | 1h             |
| 0x12    | BUCK0_DELAY       | BUCK0_STARTUP_DELAY[3:0]      | 0h             |
| 0x13    | BUCK1_DELAY       | BUCK1_SHUTDOWN_DELAY[3:0]     | 1h             |
| 0x13    | BUCK1_DELAY       | BUCK1_STARTUP_DELAY[3:0]      | 0h             |
| 0x14    | BUCK2_DELAY       | BUCK2_SHUTDOWN_DELAY[3:0]     | 1h             |
| 0x14    | BUCK2_DELAY       | BUCK2_STARTUP_DELAY[3:0]      | 0h             |
| 0x15    | BUCK3_DELAY       | BUCK3_SHUTDOWN_DELAY[3:0]     | 1h             |
| 0x15    | BUCK3_DELAY       | BUCK3_STARTUP_DELAY[3:0]      | 0h             |
| 0x16    | GPIO2_DELAY       | GPIO2_SHUTDOWN_DELAY[3:0]     | 0h             |
| 0x16    | GPIO2_DELAY       | GPIO2_STARTUP_DELAY[3:0]      | 2h             |
| 0x17    | GPIO3_DELAY       | GPIO3_SHUTDOWN_DELAY[3:0]     | 0h             |
| 0x17    | GPIO3_DELAY       | GPIO3_STARTUP_DELAY[3:0]      | 2h             |
| 0x19    | CONFIG            | DOUBLE_DELAY                  | 1h             |
| 0x19    | CONFIG            | CLKIN_PD                      | 1h             |
| 0x19    | CONFIG            | EN4_PD                        | 0h             |
| 0x19    | CONFIG            | EN3_PD                        | 0h             |
| 0x19    | CONFIG            | TDIE_WARN_LEVEL               | 1h             |
| 0x19    | CONFIG            | EN2_PD                        | 0h             |
| 0x19    | CONFIG            | EN1_PD                        | 1h             |
| 0x21    | TOP_MASK1         | GPIO_MASK                     | 1h             |
| 0x21    | TOP_MASK1         | SYNC_CLK_MASK                 | 1h             |
| 0x21    | TOP_MASK1         | TDIE_WARN_MASK                | 0h             |
| 0//E1   | TOT _IVI/TOTAL    | 1512_1774(11_177)(01)         | 011            |



Table 2. Summary of Registers Bits (continued)

| Address | Register Name | Bit                 | LP87565CRNFRQ1<br>Value |
|---------|---------------|---------------------|-------------------------|
| 0x21    | TOP_MASK1     | I_LOAD_READY_MASK   | 1h                      |
| 0x22    | TOP_MASK2     | RESET_REG_MASK      | 1h                      |
| 0x23    | BUCK_0_1_MASK | BUCK1_PG_MASK       | 1h                      |
| 0x23    | BUCK_0_1_MASK | BUCK1_ILIM_MASK     | 0h                      |
| 0x23    | BUCK_0_1_MASK | BUCK0_PG_MASK       | 1h                      |
| 0x23    | BUCK_0_1_MASK | BUCK0_ILIM_MASK     | 0h                      |
| 0x24    | BUCK_2_3_MASK | BUCK3_PG_MASK       | 1h                      |
| 0x24    | BUCK_2_3_MASK | BUCK3_ILIM_MASK     | 0h                      |
| 0x24    | BUCK_2_3_MASK | BUCK2_PG_MASK       | 1h                      |
| 0x24    | BUCK_2_3_MASK | BUCK2_ILIM_MASK     | 0h                      |
| 0x28    | PGOOD_CTRL1   | PG3_SEL[1:0]        | 3h                      |
| 0x28    | PGOOD_CTRL1   | PG2_SEL[1:0]        | 3h                      |
| 0x28    | PGOOD_CTRL1   | PG1_SEL[1:0]        | 3h                      |
| 0x28    | PGOOD_CTRL1   | PG0_SEL[1:0]        | 3h                      |
| 0x29    | PGOOD_CTRL2   | EN_PG0_NINT         | 0h                      |
| 0x29    | PGOOD_CTRL2   | PGOOD_SET_DELAY     | 0h                      |
| 0x29    | PGOOD_CTRL2   | EN_PGFLT_STAT       | 0h                      |
| 0x29    | PGOOD_CTRL2   | PGOOD_WINDOW        | 1h                      |
| 0x29    | PGOOD_CTRL2   | PGOOD_OD            | 1h                      |
| 0x29    | PGOOD_CTRL2   | PGOOD_POL           | 0h                      |
| 0x2B    | PLL_CTRL      | PLL_MODE[1:0]       | 0h                      |
| 0x2B    | PLL_CTRL      | EXT_CLK_FREQ[4:0]   | 13h                     |
| 0x2C    | PIN_FUNCTION  | EN_SPREAD_SPEC      | 1h                      |
| 0x2C    | PIN_FUNCTION  | EN_PIN_CTRL_GPIO3   | 1h                      |
| 0x2C    | PIN_FUNCTION  | EN_PIN_SELECT_GPIO3 | 0h                      |
| 0x2C    | PIN_FUNCTION  | EN_PIN_CTRL_GPIO2   | 1h                      |
| 0x2C    | PIN_FUNCTION  | EN_PIN_SELECT_GPIO2 | 0h                      |
| 0x2C    | PIN_FUNCTION  | GPIO3_SEL           | 1h                      |
| 0x2C    | PIN_FUNCTION  | GPIO2_SEL           | 1h                      |
| 0x2C    | PIN_FUNCTION  | GPIO1_SEL           | 0h                      |
| 0x2D    | GPIO_CONFIG   | GPIO3_OD            | 1h                      |
| 0x2D    | GPIO_CONFIG   | GPIO2_OD            | 0h                      |
| 0x2D    | GPIO_CONFIG   | GPIO1_OD            | 1h                      |
| 0x2D    | GPIO_CONFIG   | GPIO3_DIR           | 1h                      |
| 0x2D    | GPIO_CONFIG   | GPIO2_DIR           | 1h                      |
| 0x2D    | GPIO_CONFIG   | GPIO1_DIR           | 1h                      |
| 0x2F    | GPIO_OUT      | GPIO3_OUT           | 1h                      |
| 0x2F    | GPIO_OUT      | GPIO2_OUT           | 1h                      |

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated