

# Using the TMX320VC5510 APLL

Clay Turner

C5000 Applications

### ABSTRACT

Certain revisions of the prototype TMX320VC5510 DSP (hereafter referred to as VC5510) support an analog phase-locked loop (APLL) clock generator. This document provides a description of the programming and use of this APLL, including the control register description, how to program the APLL for the desired clock frequency, and how to determine, through software, whether the device contains a digital PLL (DPLL) or an APLL.

#### Contents

| 1   | Identification of the DPLL/APLL Presence Through Software |     |  |  |  |
|-----|-----------------------------------------------------------|-----|--|--|--|
| 2   | Programming the APLL Clock Mode Register                  |     |  |  |  |
| 3   | Reference                                                 | . 5 |  |  |  |
| Арр | endix A Example Code to Identify the PLL Type             | . 6 |  |  |  |

### **List of Figures**

| Figure 1 | DIE_ID Register          | 2 |
|----------|--------------------------|---|
| Figure 2 | APLL Clock Mode Register | 3 |

#### **List of Tables**

| Table 1 | TMX320VC5510 Prototype Revisions | 2 |
|---------|----------------------------------|---|
|         | APLL CLKMD Register Functions    |   |
| Table 3 | APLL Multiply/Divide Factors     | 4 |
| Table 4 | APLL CLKMD Programming Values    | 5 |

Trademarks are the property of their respective owners.

# 1 Identification of the DPLL/APLL Presence Through Software

Certain revisions of the prototype TMX320VC5510 DSP support an analog phase-locked loop (APLL) clock generator. Each of the prototype silicon revisions and their descriptions are shown in Table 1 below.

| Revision Number | PLL Type | REV_ID[15:0]<br>(hex) | DIE_ID[48:46]<br>(binary) |
|-----------------|----------|-----------------------|---------------------------|
| 1.0/1.0A        | DPLL     | 8050                  | 011                       |
| 1.2             | APLL     | 8050                  | 101                       |

### Table 1. TMX320VC5510 Prototype Revisions

The DPLL and APLL have different clock-mode register structures and, consequently, are programmed differently. As a result, there may be a need to identify the device revision (and the PLL type) through software. This can be achieved by examining the contents of the DIE\_ID and REV\_ID registers.

The REV\_ID register (port address 0x3804) contains 0x8050 for all VC5510 revision 1.x material. Four DIE\_ID registers (port addresses 0x3800–0x3803) function as a virtual 64-bit register containing coded manufacturing information about the device, as shown below in Figure 1.

|                                      | 63 | 48 |
|--------------------------------------|----|----|
| DIE_ID3 (port address x3803)         |    |    |
|                                      |    |    |
|                                      | 47 | 32 |
| DIE_ID2 (port address x3802)         |    |    |
| _ · · (P · · · · · · · · · · · · · ) |    |    |
|                                      |    |    |
|                                      | 31 | 16 |
| DIE_ID1 (port address x3801)         |    |    |
|                                      |    |    |
|                                      | 15 | 0  |
| DIE_ID0 (port address x3800)         |    |    |
|                                      |    |    |





Bits 48-46 of the DIE\_ID register can be examined to determine whether the device contains an APLL or a DPLL.

For revision 1.0 / 1.0A material (DPLL):

DIE\_ID [63:48] (port address 0x3803) = xxxx xxxx xxxx xxx0 (binary)

DIE\_ID [47:32] (port address 0x3802) = 11xx xxxx xxxx (binary)

REV\_ID (port address 0x3804) = 8050 (hex)

For revision 1.2 material (APLL):

DIE\_ID [63:48] (port address 0x3803) = xxxx xxxx xxxx xxx1 (binary)

DIE\_ID [47:32] (port address 0x3802) = 01xx xxxx xxxx (binary)

 $REV_ID$  (port address 0x3804) = 8050 (hex)

Example code to identify the PLL type is included in Appendix A.

**NOTE:** The DIE\_ID register requires at least 3 cycles to occur on the TCK signal following reset. If the DIE\_ID register is read before this conditions occurs, the value read may be incorrect. When the emulator pod is disconnected, the TCK signal is not normally driven. In this state, a clock can either be connected to TCK (such as CLKIN), or a GPIO pin can be used to toggle the TCK prior to reading the DIE\_ID register.

# 2 Programming the APLL Clock Mode Register

For revisions supporting the DPLL, a description of the structure and use of the DPLL is available in the *TMS320C55x DSP Peripherals Reference Guide* (SPRU317).

Similar to the DPLL, the APLL is controlled by a single clock mode register (CLKMD) shown below in Figure 2. The APLL clock mode register is located at port address 0x1C00.

|       | 15   | 12    | 11       | 10   | 7        | 6 |             | 5 | 4         | 3   | 0     |
|-------|------|-------|----------|------|----------|---|-------------|---|-----------|-----|-------|
| CLKMD | Rese | erved | VCOONOFF | PLLM | ULT[3:0] |   | PLLDIV[1:0] |   | PLLENABLE | Res | erved |

Figure 2. APLL Clock Mode Register

The operation of each of the fields in the APLL CLKMD register is given below in Table 2.

| Bit(s) | Field        | Symval    | Descrip | tion                                         |
|--------|--------------|-----------|---------|----------------------------------------------|
| 15–12  | Reserved     |           | Reserve | ed. These bits can always be written as 0.   |
| 11     | VCOONOFF     |           | APLL V  | CO <sup>†</sup> Control                      |
|        |              | OFF       | 0       | VCO is disabled.                             |
|        |              | ON        | 1       | VCO is enabled.                              |
| 10–7   | PLLMULT[3:0] | OF(value) | APLL M  | ultiply Factor                               |
|        |              |           | 0–15    | PLLMULT[3:0] +1 = K (multiply factor)        |
| 6–5    | PLLDIV[1:0]  | OF(value) |         | APLL Divide Factor                           |
|        |              |           | 00, 01  | Bypass Mode                                  |
|        |              |           | 10      | Divide-by-1                                  |
|        |              |           | 11      | Divide-by-2 or Divide-by-4 (see Table 3).    |
| 4      | PLLENABLE    |           | APLL E  | nable                                        |
|        |              | OFF       | 0       | PLLENABLE = 0 APLL is disabled (bypass mode) |
|        |              | ON        | 1       | PLLENABLE = 1 APLL is enabled.               |
| 3–0    | Reserved     |           | Reserve | ed. These bits can always be written as 0.   |

### Table 2. APLL CLKMD Register Functions

<sup>†</sup> Voltage-controlled oscillator

For the APLL to operate, both VCOONOFF and PLLENABLE must be enabled (logic 1). The APLL will generate a clock frequency according to Table 3. After the CLKMD register is written, the APLL will lock within 50 uS.

| PLLDIV[1] | PLLDIV[0] | K (= PLLMULT[3:0] + 1) | APLL Frequency Generated      |
|-----------|-----------|------------------------|-------------------------------|
| 0         | Х         | Х                      | Input frequency – Bypass Mode |
| 1         | 0         | 1 to 15                | (Input frequency) x (K)       |
| 1         | 0         | 16                     | (Input frequency) x (1)       |
| 1         | 1         | ODD                    | (Input frequency) x (K/2)     |
| 1         | 1         | EVEN                   | (Input frequency) x ((K–1)/4) |

### Table 3. APLL Multiply/Divide Factors

The desired frequency modification is generated by programming PLLDIV[1:0] and PLLMULT[3:0] to the appropriate values. For easy reference, some common frequency multiplications are given in Table 4 below with the appropriate value for programming the CLKMD register.

| To generate this frequency | Program the APLL<br>CLKMD Register With<br>This Value | To generate this frequency | Program the<br>CLKMD Regis<br>This Val |
|----------------------------|-------------------------------------------------------|----------------------------|----------------------------------------|
| out frequency x 1          | 0FD0                                                  | Input frequency x 0.5      | 0870                                   |
| nput frequency x 2         | 08D0                                                  | Input frequency x 1.5      | 0970                                   |
| nput frequency x 3         | 0950                                                  | Input frequency x 2.5      | 0A70                                   |
| nput frequency x 4         | 09D0                                                  | Input frequency x 3.5      | 0B70                                   |
| nput frequency x 5         | 0A50                                                  | Input frequency x 4.5      | 0C70                                   |
| nput frequency x 6         | 0AD0                                                  | Input frequency x 5.5      | 0D70                                   |
| Input frequency x 7        | 0B50                                                  | Input frequency x 6.5      | 0E70                                   |
| Input frequency x 8        | 0BD0                                                  | Input frequency x 7.5      | 0F70                                   |
| Input frequency x 9        | 0C50                                                  |                            |                                        |
| nput frequency x 10        | 0CD0                                                  | Input frequency x 0.25     | 08F0                                   |
| nput frequency x 11        | 0D50                                                  | Input frequency x 0.75     | 09F0                                   |
| nput frequency x 12        | 0DD0                                                  | Input frequency x 1.25     | 0AF0                                   |
| nput frequency x 13        | 0E50                                                  | Input frequency x 1.75     | 0BF0                                   |
| nput frequency x 14        | 0ED0                                                  | Input frequency x 2.25     | 0CF0                                   |
| nput frequency x 15        | 0F50                                                  | Input frequency x 2.75     | 0DF0                                   |
| nput frequency x 15        | 0F50                                                  | Input frequency x 3.25     | 0EF0                                   |

| Table 4. APLL | CLKMD | Programming | Values |
|---------------|-------|-------------|--------|
|---------------|-------|-------------|--------|

# 3 Reference

1. TMS320C55x DSP Peripherals Reference Guide (SPRU317).

## Appendix A Example Code to Identify the PLL Type

DIE ID3 03803h .set DIE ID2 03802h .set ;load ac0 with upper 32 bits of DIE\_ID reg's mov port(#DIE\_ID3)<<#16,ac0</pre> port(#DIE\_ID2),ac0 or sftl ac0, #-14, ac0 ;shift the 3 bits to be tested down to the LSB and #00007h,ac0 ;mask off all other bits add #0h, ac1 ; bug work-around for CPU\_38 on rev 1.x Si bcc DPLL\_config, AC0==#3 ;branch to DPLL configuration if bits = 011 bcc APLL\_config, AC0==#5 ; branch to APLL configuration if bits = 101

The label *DPLL\_config* is the location of the code to configure the clock generator for a DPLL. The label *APLL\_config* is the location of the code to configure the clock generator for an APLL.

NOTES: 1. The Compare-and-Branch instruction (BCC) used in this example is a relative branch to a location within +/- 127 byte addresses from the current PC location. If the distance to branch to the PLL configuration code is farther than +/- 127 bytes, another branch syntax must be used.

The DIE\_ID register requires at least 3 cycles to occur on the TCK signal following reset. If the DIE\_ID register is read before this conditions occurs the value read may be incorrect. When the emulator pod is disconnected, the TCK signal is not normally driven. In this state, a clock can either be connected to TCK (such as CLKIN), or a GPIO pin can be used to toggle the TCK prior to reading the DIE\_ID register.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated