SPRS277C-MAY 2005-REVISED SEPTEMBER 2006

#### 1 C9230C100 TMS320C672x DSP ROM

#### 1.1 Features

- Contains the Following to Assist in Rapid Software Development and Faster Time-to-Market:
  - On-Chip Bootloader
  - Full-Feature Version of DSP/BIOS™ Operating System
  - Optimized Math Library (FastRTS)
  - Library of Commonly Used DSP Functions (DSPLIB)

- Applications:
  - Professional Audio
    - Mixers
    - Effects Boxes
    - Audio Synthesis
    - Instrument/Amp Modeling
    - Audio Conferencing
    - Audio Broadcast
    - Audio Encoder
  - Emerging Audio Applications
  - Biometrics
  - Medical
  - Industrial

#### 1.1.1 Description

The TMS320C672x is the next generation of Texas Instruments' TMS320C67x<sup>™</sup> DSP generation of high-performance 32-/64-bit floating-point digital signal processors. The TMS320C672x includes the TMS320C6727, TMS320C6727B, TMS320C6726, TMS320C6726B, TMS320C6722, TMS320C6722B, and TMS320C6720 devices. The TMS320C672x ROM (named "C9230C100") contains a core set of Tl's software collateral for assisting in rapid software development and faster time-to-market. The ROM contains an on-chip bootloader, a full-feature version of the DSP/BIOS<sup>™</sup> operating system, an optimized math library (FastRTS), and a library of commonly used DSP functions (DSPLIB). Having features of a robust real-time operating system and common math and DSP functions present in the ROM gives the user application access to this functionality without absorbing the code size overhead within the application code. This leaves more code that can be utilized for enhanced application features.

Table 1-1 lists and describes the components that comprise the C9230C100 ROM.

Table 1-1. Components of the C9230C100 ROM

| COMPONENT             | DESCRIPTION                                                                                            |  |  |
|-----------------------|--------------------------------------------------------------------------------------------------------|--|--|
| Bootloader (BOOT ROM) | On-chip bootloader                                                                                     |  |  |
| DSP/BIOS (V5.20)      | DSP/BIOS real-time operating system                                                                    |  |  |
| FastRTS (V1.20)       | Optimized math library containing common math functions such as tangent/arctangent, cosine, sine, etc. |  |  |
| DSPLIB (V2.00)        | Optimized set of commonly used DSP functions such as FIRs, FFTs, vector MAX, vector MIN, etc.          |  |  |

# 1.1.2 Determining ROM Revision

The ROM version can be found at ROM memory location 0x0000 000C. The current revision is 0xC923 0C10.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this document.

DSP/BIOS, TMS320C67x, Code Composer Studio are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

# C9230C100 TMS320C672x Floating-Point Digital Signal Processor ROM SPRS277C-MAY 2005-REVISED SEPTEMBER 2006



|   |                                | Conte    | nts |      |                                 |   |
|---|--------------------------------|----------|-----|------|---------------------------------|---|
| 1 | C9230C100 TMS320C672x DSP ROM  | 1        |     | 2.1  | Components of the C9230C100 ROM | 3 |
|   | 1.1 Features                   | 1        |     | 2.2  | Accessing ROM Content           | 4 |
|   | 1.1.1 Description              | 1        |     | 2.3  | ROM Patches                     | 6 |
|   | 1.1.2 Determining ROM Revision | 1        | 3   | Revi | sion History                    | 7 |
| 2 | Overview                       | <u>3</u> |     |      |                                 |   |

SPRS277C-MAY 2005-REVISED SEPTEMBER 2006

#### 2 Overview

#### 2.1 Components of the C9230C100 ROM

#### 2.1.1 Bootloader (BOOT ROM)

The boot options listed in Table 2-1 are supported by the on-chip bootloader.

Table 2-1. Boot Options Supported by the On-Chip Bootloader

| BOOT MODE      | REMARKS                                                                                |  |  |  |
|----------------|----------------------------------------------------------------------------------------|--|--|--|
| HPI            | Parallel boot option. Supports mux/non-mux, byte/word address, half/full word accesses |  |  |  |
| Parallel Flash | Supports 8-/16-bit parallel flash                                                      |  |  |  |
| SPI0 Master    | 4-wire SPI, standard protocol. 16 bits of address/8 bits of data.                      |  |  |  |
| SPI0 Slave     | DSP sends/receives 16-bit data.                                                        |  |  |  |
| I2C1 Master    | Standard I2C bus protocol. 16 bits of address/8 bits of data.                          |  |  |  |
| I2C1 Slave     | Addressing done through the I2C protocol. The DSP sends/receives 8-bit data.           |  |  |  |

The selection of the boot mode is based on the status of the TMS320C672x device boot pins. Pin configuration for each supported boot mode is given in Table 2-2. The status of these pins is captured on the rising edge of device reset into internal registers, which will be read later by the bootloader. The "X" entries in Table 2-2 are further used to configure the HPI operational modes.

Table 2-2. Boot Mode Selection

| BOOT MODE      | HCS | SPIOSOMI | SPI0SIMO | SPI0CLK |
|----------------|-----|----------|----------|---------|
| HPI            | 0   | X        | X        | X       |
| Parallel Flash | 1   | 0        | 1        | 0       |
| SPI0 Master    | 1   | 0        | 0        | 1       |
| SPI0 Slave     | 1   | 0        | 1        | 1       |
| I2C1 Master    | 1   | 1        | 0        | 1       |
| I2C1 Slave     | 1   | 1        | 1        | 1       |

The functionality of the bootloader can be extended by using a secondary bootloader, which is loaded into the device from external memory and executed during the boot-up process. Various boot procedures, capabilities, functional descriptions, error detection, and tools provided are explained in the <u>Using the TMS320C672x Bootloader Application Report</u> (literature number SPRAA69).

#### 2.1.1.1 Cache Considerations

The ROM bootloader software disables the cache at the start of boot and does not invalidate or enable cache prior to branching to the start of application code. Therefore, the application must take the responsibility to invalidate and enable cache, if cache is used. For more details, see <u>Using the TMS320C672x Bootloader Application Report</u> (literature number SPRAA69).

Submit Documentation Feedback Overview 3



# 2.1.2 Operating System (DSP/BIOS)

DSP/BIOS version 5.20 is a full-feature version of the scalable DSP/BIOS kernel providing real-time scheduling, synchronization, and real-time instrumentation. This ROMed version of DSP/BIOS provides a multitasking manager, trace manager, system services manager, stream I/O manager, semaphore manager, real-time data exchanger, memory segment manager, event log manager and other components of the DSP/BIOS OS. These features in the TMS320C672x ROM can be utilized during both software development and system usage. Users can seamlessly migrate from initial software development using DSP/BIOS configuration tools for rapid software development and debug, to fine-tuning application code for size and speed using ROMed DSP/BIOS components by linking the appropriate ROM image with their code. No explicit changes to the application code or previously defined DSP/BIOS configuration files is required.

For documentation or download of DSP/BIOS 5.20.02, 5.20.03, or 5.20.04, see the DSP/BIOS Product Release web site (link to https://www-a.ti.com/downloads/sds support/targetcontent/bios/index.html).

# 2.1.3 Optimized Math Library (FastRTS)

The Optimized DSP Math Library (a subset of rts6700.lib) for trigonometric and algebraic functions is provided in the TMS320C672x ROM. These functions are extensively used by general-purpose DSP algorithms. For further information, refer to the TMS320C67x FastRTS Library Programmer's Reference (literature number SPRU100).

#### 2.1.4 Digital Signal Processing Library (DSPLIB)

DSPLIB is an optimized floating-point DSP Function Library for C programmers using TMS320C672x devices. It includes C-callable, assembly-optimized general-purpose signal-processing routines. These routines are typically used in computationally intensive real-time applications where optimal execution speed is critical. By using these routines, you can achieve execution speeds considerably faster than equivalent code written in standard ANSI C language. An application can further decrease execution time by taking advantage of decreased access time to DSPLIB routines in ROM.

For all ROM components DSP/BIOS, FastRTS, DSPLIB, no explicit changes to user application code is required to migrate from using non-ROM based versions of these software components to making full use of the ROM contents. All references are resolved at link stage of software build.

For more information about DSPLIB, see the TMS320C67x DSP Library Programmer's Reference Guide (literature number SPRU657).

#### 2.2 Accessing ROM Content

Accessing the contents of the TMS320C672x ROM is accomplished by linking a set of predefined libraries and objects with user application code. The components are independent; for example, an application could use DSP/BIOS from ROM, but use FastRTS linked directly with the application code in RAM.

The memory map of the ROM contents is shown in Table 2-3.

Table 2-3. TMS320C672x ROM (C9230C100) Memory Map

| ADDRESS                   | CONTENT                         |  |
|---------------------------|---------------------------------|--|
| 0x0000 0000 – 0x0001 FFFF | On-Chip Bootloader              |  |
| 0x0002 0000 – 0x0002 BFFF | DSPLIB                          |  |
| 0x0002 C000 – 0x0002 FFFF | FastRTS                         |  |
| 0x0003 0000 – 0x0005 FFFF | DSP/BIOS                        |  |
| 0x1000 0000 - 0x1000 0FFF | Reserved at Boot for Bootloader |  |
| 0x1000 1000 - 0x1000 1AFF | FF DSP/BIOS RAM                 |  |
| 0x1000 1B00 - 0x1000 1C00 | FastRTS RAM                     |  |



# 2.2.1 Accessing DSPLIB and FastRTS

An application can incorporate calls to the ROMed version of DSPLIB and FastRTS functions by including predefined libraries (c67xdsplibr.lib and fastrts67xr.lib) in the build options to the linker and defining the address ranges listed in the ROM Memory Map in the linker command file.

A sample linker command file to access the code for DSPLIB and FastRTS might read as follows:

```
-heap 0x2000
-stack 0x4000
-l fastrts67xr.lib
                        /* Include references to ROMed library content */
-l c67xdsplibr.lib
/* SPECIFY THE SYSTEM MEMORY MAP */
MEMORY
   IRAM: o = 10002400h 1 = 0003DC00h
BOOTSRAM: o = 90000000h 1 = 10000000h
SDRAM: o = 80000000h 1 = 10000000h
}
SECTIONS
 /* Sample allocation for Compiler generated sections that may */
 /* be defined in application code.
  /*----*/
                     SDRAM
   .text
   .stack
             >
                    IRAM
   .bss
              >
                     IRAM
             >
                    SDRAM
   .cinit
   .pinit
                    SDRAM
   cio
              >
                     IRAM
   .const
              >
                     IRAM
   .data
                    IRAM
             >
   .switch
                     SDRAM
   .sysmem
                      IRAM
                      SDRAM
   far
}
```

No other requirements are needed to access content for DSPLIB and FastRTS. A brief example has been included in the file attached to this document. The examples are located in the folder, "UsingROMApplications", which will be created when the accompanying .zip file, <a href="http://www-s.ti.com/sc/psheets/sprc203/sprc203.zip">http://www-s.ti.com/sc/psheets/sprc203/sprc203.zip</a>, is expanded. The library files, c67xdsplibR.lib and fastrts67xR.lib, are also included with this attachment.

#### 2.2.2 Accessing DSP/BIOS

Accessing the DSP/BIOS content requires no change to the application code. Use the graphical configuration tool (or text editor) to set 'bios.GBL.LINKWITHROM = 1' in the configuration file (prog.tcf). The generated linker command file (progcfg.cmd) will reference the DSP/BIOS code in ROM and reserve the associated RAM.

This version of ROM is only compatible with DSP/BIOS 5.20.xx.

Submit Documentation Feedback Overview 5

SPRS277C-MAY 2005-REVISED SEPTEMBER 2006



#### 2.3 ROM Patches

Due to bug fixes and upgrades, it may be necessary to patch the software functionality found in the ROM. All patches to the ROM will be implemented by linking the software patch in the final application code. The system designer should be careful to consider reserving a portion of system memory in the linker command file to allow for ROM patches.

#### 2.3.1 Patches to Bootloader/System Initialization

Patches to the ROM content for the bootloader section of the code will be delivered as libraries. The libraries will contain functionality to replace defective ROM code.

# 2.3.1.1 Patch Required

The current ROM version, C9230C100, contains a system initialization error. A patch is currently available which should be applied for all applications developed on devices with this ROM version. The patch MUST be applied regardless of whether or not the user application code explicitly references any of the applications present in the internal ROM of the device.

Please note that this patch requires a minimum of 0x2048 32-bit words in application code/data space. Applications written all or partially in C/C++ require no code changes to apply this system patch. Including the object applySystemPatch.obj and the library c672xSystemPatchV2\_00\_00.lib when the application is linked is sufficient. These files can be included by a linker command file or by using the project management features of Code Composer Studio<sup>TM</sup> (CCS). No patch is currently available for assembly-only applications.

To download this software patch and an example linker command file, go to:

http://www-s.ti.com/sc/psheets/sprc203/sprc203.zip

When the zip file is expanded, the system patch will be found in a sub-directory labeled "SystemPatch".

#### 2.3.2 DSPLIB and FastRTS

Patches to the ROM content for DSPLIB and FastRTS will be provided as new versions of the libraries c67xdsplibr.lib and fastrts67xr.lib, respectively. The libraries provided will contain new content to only replace the functions in ROM for which a software update is needed. All other content will be accessed from the ROM as previously defined. DSPLIB and FastRTS patches will be provided as downloaded content from the web.

No patch is required at this time.

#### 2.3.3 DSP/BIOS

Patches to DSP/BIOS will be provided as downloadable software updates via the web. As with all patches for ROM content, applying these patches will result in added content to the code/data space for the application.

No patch is required at this time.



# TMS320C672x Floating-Point Digital Signal Processor ROM

SPRS277C-MAY 2005-REVISED SEPTEMBER 2006

# 3 Revision History

This data sheet revision history highlights the technical changes made to the SPRS277B device-specific data sheet to make it an SPRS277C revision.

Scope: Added silicon revision 1.2 devices: TMS320C6727B, TMS320C6726B, TMS320C6722B, and TMS320C6720.

#### ADDS/CHANGES/DELETES

Section 1.1.1, Description:

 added silicon revision 1.2 devices (TMS320C6727B, TMS320C6726B, TMS320C6722B, and TMS320C6720) to the list of TMS320C672x devices

Submit Documentation Feedback Revision History

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated