

This technical User's Guide describes the hardware architecture of the AM65x GP EVM. The AM65x processor is part of the K3 Multicore SoC architecture platform Arm.

|   |         | Contents                                                                      |     |
|---|---------|-------------------------------------------------------------------------------|-----|
| 1 | Introdu | uction                                                                        | . 4 |
|   | 1.1     | Key Features                                                                  | . 4 |
| 2 | AM65    | x GP EVM Overview                                                             | . 5 |
| 3 | Comm    | on Processor Board                                                            | . 6 |
|   | 3.1     | Key Features                                                                  | . 7 |
|   | 3.2     | Functional Block Diagram                                                      |     |
|   | 3.3     | Overview of Common Processor Board                                            | 10  |
| 4 | x1 Lar  | ne PCIe/USB3 Personality Card                                                 | 58  |
|   | 4.1     | Key Features                                                                  | 58  |
|   | 4.2     | Overview of PCIex1/USB3 Daughter Card                                         | 60  |
| 5 | Knowr   | n Issues                                                                      | 62  |
|   | 5.1     | Additional LDO Power Supply Needed for VDDA_1P8_SERDES0                       | 62  |
|   | 5.2     | Length of the RESET Signal to the PCIE Connectors on the SERDES Daughter Card | 62  |
|   | 5.3     | The PORz_OUT and MCU_PORz_OUT Signals Go High During Power Sequencing         |     |
|   | 5.4     | The WKUP_LFOSC_RTC_XIN Signal Pulled to the Wrong I/O Voltage                 | 62  |
|   | 5.5     | The Crystal Y3 is Not Implemented With the Proper Load Capacitors             |     |
|   |         | • • •                                                                         |     |

## List of Figures

| 1  | System Assembly Image                               | 5  |
|----|-----------------------------------------------------|----|
| 2  | System Architecture Interface                       | 5  |
| 3  | Top View of the Common Processor Board              | 6  |
| 4  | Bottom View of the Common Processor Board           | 7  |
| 5  | Common Processor Board Functional Block Diagram     | 9  |
| 6  | AM65x GP EVM Clock Tree                             | 11 |
| 7  | Overall Reset Architecture of the AM65x GP EVM      | 13 |
| 8  | Connectors Used for Power Input                     | 14 |
| 9  | Power ON Sequencing                                 | 17 |
| 10 | BOOTMODE Bits                                       | 18 |
| 11 | BOOT Switches Provided on the Processor Card        | 21 |
| 12 | DDR4 Interface                                      | 26 |
| 13 | SDHC Interface                                      | 27 |
| 14 | eMMC Interface                                      | 28 |
| 15 | OSPI Interface                                      | 29 |
| 16 | Ethernet Interface – MCU Domain                     | 31 |
| 17 | Ethernet Interface – ICSSG Domain                   | 32 |
| 18 | Strapping Diagram for MCU and PRG2-RGMII1 Ethernets | 34 |
| 19 | Strapping Diagram for PRG2-RGMII2 Ethernet          | 35 |
| 20 | CP Board Ethernet Interface – LEDs                  | 37 |
| 21 | J4 Header for USB2.0 Host Interface                 | 39 |

1

| 22 | CSI Interface                                                     | 40 |
|----|-------------------------------------------------------------------|----|
| 23 | Multiplexed RGMII/McASP1 Signal Selection                         | 43 |
| 24 | I2C Interfaces and Address Assignment to its Peripherals (1 of 2) | 53 |
| 25 | I2C Interfaces and Address Assignment to its Peripherals (2 of 2) | 54 |
| 26 | SPI Tree                                                          | 56 |
| 27 | Jumpers for Selecting Timer Signals                               | 57 |
| 28 | Cooling FAN Header                                                | 58 |
| 29 | x2 Lane PCIe Card                                                 | 58 |
| 30 | x1 Lane PCIe/USB3 Personality Card Block Diagram                  | 59 |
| 31 | J5 Header for USB 3.0 Host Operation                              | 60 |
|    |                                                                   |    |

## List of Tables

| 1  | Source Clock Selection for the Clock Buffer                                | 12 |
|----|----------------------------------------------------------------------------|----|
| 2  | Power LED Status                                                           | 15 |
| 3  | INA Devices I2C Slave Address                                              | 15 |
| 4  | Power Test Points                                                          | 15 |
| 5  | Power LEDs                                                                 | 16 |
| 6  | SOC Power Supply                                                           | 17 |
| 7  | SOC Bias Supply                                                            | 18 |
| 8  | Boot Device Selection BOOTMODE[3:0]                                        | 19 |
| 9  | Backup Boot Mode Selection BOOTMODE[6:4]                                   | 19 |
| 10 | Primary Boot Media Configuration BOOTMODE[15:8]                            | 20 |
| 11 | Backup Boot Media Configuration BOOTMODE[18:16]                            | 20 |
| 12 | MCU BOOTMODE Bits                                                          | 20 |
| 13 | PLL Reference Clock Selection MCU_BOOTMODE[2:0]                            | 21 |
| 14 | Fail-Safe Boot Configuration                                               | 21 |
| 15 | Selection of PRG2_Ethernet PHY (CP Board PHY) and JTAG TRACE Functionality | 22 |
| 16 | TI20 Pin Connector (J13) Pin-out                                           | 22 |
| 17 | TI 60-pin Connector (J32) Pin-out                                          | 22 |
| 18 | List of Signals Routed to Test Automation Header                           | 23 |
| 19 | Test Automation Header (J41) Pin-out                                       | 24 |
| 20 | UART Selection Logic Table                                                 | 25 |
| 21 | UART Connectors (J11 and J30) Pin Out                                      | 25 |
| 22 | Board ID Memory Header Information                                         | 30 |
| 23 | Default Strap Setting of Ethernet PHYs                                     | 33 |
| 24 | Display Connector (J38) Pin-out                                            | 38 |
| 25 | CSI-2 Samtec Connector (J22) Pin-out                                       | 40 |
| 26 | CSI-2 Molex Connector (J39) Pin-out                                        | 41 |
| 27 | Selection of PRG0 Signals on the Application Connector                     | 42 |
| 28 | 120-pin Application Connector (J18) Pin-out                                | 43 |
| 29 | 60-pin Application Connector (J16) Pin-out                                 | 46 |
| 30 | SERDES High Speed Connector (J5) Pin-out                                   | 48 |
| 31 | SERDES Power and Control Signals Pin-out (J6)                              |    |
| 32 | HDMI/GPMC Connector (J35) Pin-out                                          |    |
| 33 | I2C Test Header (J33) Pin-out                                              | 52 |
| 34 | SPI1 Header (J20) Pin-out                                                  |    |
| 35 | Resistors for Selecting CS Signals for Test Automation Header              |    |
| 36 | Timer Pin Selection                                                        |    |
| 37 | Timer Header(J19) Pin-out                                                  | 57 |

2



| www.ti.com |                                                      |
|------------|------------------------------------------------------|
| 38         | Selection of Reference Clock for PCIe Host Operation |

| 38 | Selection of Reference Clock for PCIe Host Operation     | 61 |
|----|----------------------------------------------------------|----|
| 39 | Selection of Reference Clock for PCIe Endpoint Operation | 61 |
| 40 | Board ID Memory Header Information                       | 61 |

# Trademarks

Code Composer Studio is a trademark of Texas Instruments. Arm, Cortex are registered trademarks of Arm Limited.



Introduction

# 1 Introduction

The AM65x GP EVM is a standalone test, development, and evaluation module (EVM) system that lets developers write software and develop hardware for industrial communication-type applications. The GP EVM is equipped with AM6548 processor from TI and a defined set of features to let the user experience industrial communication solutions using serial, Ethernet-based, PCIe, and many other interfaces. Using standard interfaces, the GP EVM can communicate with other processors or systems, and act as a communication gateway. In addition, the GP EVM can directly operate as a standard remote I/O system or simple sensor connected to an industrial communication network. The embedded emulation logic allows for emulation and debugging using standard development tools such as Code Composer Studio<sup>™</sup>, from TI, by using the supplied USB cable.

# 1.1 Key Features

The AM65x GP EVM is a high performance, standalone development platform that enables users to evaluate and develop industrial applications for the Texas Instrument's K3 System-on-Chip (SoC). The AM65x GP EVM supports the following key features:

- Based on the K3 architecture with Arm
- 4-GB DDR4 supporting data rate up to 1600 MT/s
- 16-GB eMMC Flash
- Full size SD card, up to 64-GB density with UHS-1 support (8-GB UHS-1 card supplied with the kit)
- 128-Mbit SPI EEPROM
- 512-Mbit OSPI EEPROM
- 256-Kbit I2C Boot EEPROM
- 3x PRU-ICSSG, supporting multi-protocol industrial Gigabit Ethernet on 2 ports
- Expansion Connectors with two full PRU-ICSSG ports
- 1x MCU Gigabit Ethernet port
- One USB2.0 interface port with Micro AB connector
- CSI-2 connector to interface camera card
- I-PEX EVAFLEX5-VS connector to interface with the LCD adapter card
- GPMC/DSS interface expansion connector
- Application board expansion connector
- SERDES expansion connector to interface two lane PCIe Personality card
- XDS110 on-board emulator
- Quad port UART to USB circuit over microB USB connector
- Expansion headers:
  - Two UART
  - One SPI
  - One I2C
  - Four timer signals
- Boot mode selection using DIP switches
- Two push buttons to generate interrupts
- Industrial Ethernet LEDs
- DC Input: 11 V to 28 V
- Status output: LEDs to indicate power status
- INA devices for current monitoring
- Over- and under-voltage protection circuit
- RoHS-compliant design



# 2 AM65x GP EVM Overview



Figure 1. System Assembly Image

Figure 2 shows the overall architecture of AM65x GP EVM.



Figure 2. System Architecture Interface

The AM65x GP EVM consists of a common processor board, an LCD adapter, and a one-lane PCIe/USB3 personality card. Detailed descriptions of these cards are explained in the following sections.



#### Common Processor Board

www.ti.com

# 3 Common Processor Board



Figure 3. Top View of the Common Processor Board





Figure 4. Bottom View of the Common Processor Board

# 3.1 Key Features

# SoC:

- Based on the K3 architecture with Quad-Core Arm<sup>®</sup> Cortex<sup>®</sup>-A53 Microprocessor and Dual-Core Arm Cortex-R5F Arm
- Heatsink and support for 12-V fan

# Memory:

- 4-GB DDR4 supporting data rate up to 1600 MT/s
- 16-GB eMMC Flash which can support HS400 speed of operation
- Full size SD card, up to 64-GB density with UHS-1 support
- 128-Mbit SPI EEPROM
- 512-Mbit OSPI EEPROM
- 256-Kbit I2C EEPROM for Boot

7



#### Common Processor Board

## I/O Interface:

- One MCU Gigabit Ethernet port and two Industrial Ethernet ports based on the Gigabit Industrial Communication Subsystem (PRU-ICSS-Gb) paired with Texas Instruments Gigabit Ethernet PHYs
- One USB2.0 interface with Micro AB connector
- CSI-2 connector to interface camera card

# **Expansion Bus:**

- I-PEX EVAFLEX5-VS connector to interface with the LCD adapter card
- GPMC/DSS interface expansion connector for secondary display
- · Application connector to expansion application cards
- SERDES expansion connector to support various SERDES modules

# Debug:

- XDS110 on-board emulator
- Supports 20-pin JTAG connection from external emulator
- Automatic selection between on-board and external emulator (higher priority)
- Quad port UART to USB circuit over microB USB connector
- Two UART, one SPI, and I2C ports connected to test header for slave testing of the AM65x device
- · Four timer signals from Maxwell connected to test header
- Two push buttons to generate Interrupts

# **Power Supply:**

- Wide range DC input: 11 V to 28 V
- Status output: LEDs to indicate power status
- INA devices for current monitoring
- · Over- and under-voltage protection circuit

# Compliance:

- RoHS-compliant
- REACH-compliant

In compliance with the Article 33 provision of the EU REACH regulation, we are notifying you that this module includes crystals (ABM3-25.000MHZ-D2Y-T, ABM3-12.000MHZ-D2Y-T) from Abracon LLC that contains two Substance of Very High Concern (SVHC) above 0.1%. These uses from Texas Instruments do not exceed 1 ton per year. The SVHC's are Diboron trioxide CAS#1303-86-2 and Lead Oxide CAS# 1317-36-8.



# 3.2 Functional Block Diagram

The functional block diagram of the common processor board is shown in Figure 5.





# 3.3 Overview of Common Processor Board

This section provides an overview of the different interfaces and circuits on the common processor board.

# 3.3.1 Clocking

SOC requires a crystal for MCU, System Clock, and a 32.768-kHz square wave input for LFOSC input.

# 3.3.1.1 RTC Clock

A real time clock IC is connected to the I2C0 interface of the AM65x processor. The RTC device is powered by 3.3 V as a primary supply. This GP EVM is designed for optional use with a removable CR2032 UL recognized lithium battery, which can be inserted using a battery holder provided on the CP board. Always use the CR2032VP Energizer 3-V Lithium coin cell battery or similar CR2032 UL-recognized battery with nominal voltage of 3.0 V, Capacity 240 mAh. The battery is not provided with the GP EVM EVM. A 32.768-kHz quartz crystal is used to provide the clock for the RTC device. The RTC device generates 32.768-kHz square wave output, which is connected to WKUP\_LFOSC input of the SoC.





Figure 6. AM65x GP EVM Clock Tree



# 3.3.1.2 Maxwell SoC Clock

HFOSC0, HFOSC1: The HFOSC0 (OSC0) and HFOSC1 (OSC1) clocks are muxed inside the SOC, and the result is connected to main PLL. The output of the main PLL is used as the system clock for SOC. The input of WKUP\_OSC 0 can be provided with a 25-Mhz crystal or by using the output of the clock generator. The default 25-Mhz crystal is connected; to use the clock generator output as input for WKUP\_OSC 0, resistor R448 must be mounted and resistors R450 and R457 removed.

LFOSC: The 32.768-KHz square wave is provided by the MFP output of the RTC component.



#### 3.3.1.3 Ethernet PHY Clocks

The Ethernet PHYs are clocked with 25 MHz using a 1:10 LVCMOS clock generator. It is a clock buffer, which takes 25-MHz crystal/LVCMOS reference input and provides ten 25-MHz LVCMOS clock outputs.

The source for the clock buffer can be either the MCU\_CLKOUT0 signal from the AM65x processor or a 25-MHz oscillator (default). This selection can be made through the select lines of the clock buffer by using the resistor options as shown in Table 1. In addition, the pinmux for pin AB3 must be modified to select the MCU\_CLKOUT0 function. This function is not present when the part is removed from reset. If MCU\_CLKOUT0 is used, the Ethernet boot mode for the AM645x cannot be used.

**NOTE:** When MCU\_CLKOUT0 is used as the source for the clock buffer, resistor R129 must be mounted.

| IN_SEL1 | IN_SEL0 | Clock chosen  | Mount      | Unmount    |
|---------|---------|---------------|------------|------------|
| 0       | 0       | MCU clock     | R187, R197 | R189, R193 |
| 1       | 0       | Crystal input | R189, R197 | R187, R193 |

## Table 1. Source Clock Selection for the Clock Buffer

# 3.3.1.4 SERDES Clock

The SERDES reference clock inputs and outputs of the SoC are routed to the Personality module connector. Various options to select the SERDES clock configurations are present on the Personality modules. By default, SERDES reference clocks are generated internally and supplied on the REFCLK0P/N and REFCLK1P/N pins.

#### 3.3.2 Reset

Warm reset input can be applied through manual reset switch SW7.

Power-on reset input can be applied though switch SW8.

The AM65x processor supports an option to bypass the internal POR generation. A 3-pin header J8 is provided to select internal or external POR. Short pin 2 and pin 3 of the header J8 to enable internal POR (default), and short pin 1 and 2 to bypass the internal POR.

Most peripheral resets are "ANDED" with the POR output from the SoC along with a GPIO control, as shown in Figure 7.



Common Processor Board



# Figure 7. Overall Reset Architecture of the AM65x GP EVM

## 3.3.3 Power Requirements

## 3.3.3.1 Power Input

This GP EVM supports a wide input range of 11 V to 28 V. There are two connectors provided for power input:

- 4-pin DIN connector J2 which supports 10-A current rating
- DC barrel jack connector J1 which supports 5-A current rating

For most applications, the standard DC barrel jack can be used. The 4-pin DIN connector should be used when PCIe card is plugged in to the PCIe daughter card.

# CAUTION

Never connect external power supplies to both the barrel jack and the din connectors at the same time.



Figure 8. Connectors Used for Power Input

# 3.3.3.2 Overvoltage and Undervoltage Protection Circuit

The voltage protection circuit on the AM65x GP EVM protects the board from overvoltage, undervoltage, transient voltage, and reverse voltage input cases. The safe operation input voltage range is 11 V to 28 V. A fault indication and power good LEDs are provided to indicate the power status.

## Table 2. Power LED Status

| LED | ON Status                       | OFF Status                        |
|-----|---------------------------------|-----------------------------------|
| LD1 | Power polarity reversed         | Power polarity good               |
| LD6 | Input voltage is >28 V or <11 V | Input voltage is within the limit |
| LD5 | Board Power on                  | Board Power off                   |

The power ON/OFF switch functionality is implemented using the over- and undervoltage protection circuit.

# 3.3.3.3 Voltage Supervisor

The power rails are monitored to control the Power ON Reset (PORz) for SOC. Two supervisor devices are provided to monitor main power input and VDD\_MPU rail (last rail in the power on sequence of the SOC).

# 3.3.3.4 Current Monitoring

INA226 power monitor devices are used to monitor current and voltage of various power rails of the AM65x processor. The device reports current, voltage, and power to the AM65x processor through the I2C interface. Four terminal high precision shunt resistors are provided, and the values are calculated based on load current.

| POWER SOURCE | SUPPLY NET   | SLAVE ADDRESS(IN HEX) | Value of the Shunt<br>Connected to the Supply Rail |
|--------------|--------------|-----------------------|----------------------------------------------------|
| VCC1V0       | VDD_CORE     | 40                    | 0.002E_1%                                          |
| VCC1V0       | VDD_MCU      | 41                    | 0.01E_0.5%                                         |
| VCC3V3_IO    | VDD_MPU      | 42                    | 0.002E_1%                                          |
| SoC_MPU      | SoC_DVDD3V3  | 43                    | 0.002E_1%                                          |
| VCC1V8       | SoC_DVDD1V8  | 44                    | 0.01E_0.5%                                         |
| VDDA1V8      | SoC_AVDD1V8  | 45                    | 0.01E_0.5%                                         |
| VCC1V2_DDR   | SoC_VDDS_DDR | 46                    | 0.01E_0.5%                                         |
| VCC1V2_DDR   | VDD_DDR      | 47                    | 0.01E_0.5%                                         |

# Table 3. INA Devices I2C Slave Address

# 3.3.3.5 Power Supply

The processor card uses an array of DC-DC converters to supply the various memories, clocks, SOC, and other components on the card with the necessary voltage and the power required. Multiple power-good LEDs are provided on the card to give users positive confirmation of the status of output of each supply.

Test points for each power outputs are provided on the processor card and are mentioned in Table 4.

# **Table 4. Power Test Points**

| SI #          | Power Supply  | Test Point | Voltage               | Tolerance    |  |  |
|---------------|---------------|------------|-----------------------|--------------|--|--|
| Card Top Side |               |            |                       |              |  |  |
| 1             | VINPUT        | TP10       | Applied input voltage | 11 V to 28 V |  |  |
| 2             | VMAIN         | TP9        | Applied input voltage | 11 V to 28 V |  |  |
| 3             | VCC_5V0       | TP7        | 5.0 V                 | +/- 5%       |  |  |
| 4             | VCC3V3_PREREG | TP1        | 3.3 V                 | +/- 5%       |  |  |
| 5             | VCC_12V0      | TP66       | 12.0 V                | +/- 5%       |  |  |
| 6             | VCC3V3_IO     | TP20       | 3.3 V                 | +/- 5%       |  |  |
| 7             | VDDR_VTT      | TP5        | 1.65 V                | +/- 5%       |  |  |
| 8             | VCC_2V5       | TP82       | 2.5 V                 | +/- 5%       |  |  |

| SI #    | Power Supply | Test Point | Voltage                                           | Tolerance |
|---------|--------------|------------|---------------------------------------------------|-----------|
| Card Bo | ttom Side    |            |                                                   |           |
| 1       | SoC_MPU      | TP24       | 1.0-V Typical, Changes based on I2C configuration | +/- 5%    |
| 2       | VCC1V2_DDR   | TP26       | 1.2 V                                             | +/- 5%    |
| 3       | VCC1V0       | TP25       | 1.0 V                                             | +/- 5%    |
| 4       | VPP_1V8      | TP23       | 1.8 V                                             | +/- 2.5%  |
| 5       | VDDA1V8      | TP22       | 1.8 V                                             | +/- 5%    |
| 6       | VDD_2V5      | TP64       | 2.5 V                                             | +/- 5%    |
| 7       | VDD_1V0      | TP27       | 1.0 V                                             | +/- 5%    |
| 8       | VCC1V8       | TP19       | 1.8 V                                             | +/- 5%    |

# Table 5. Power LEDs

| SI # | Power Supply  | LED |
|------|---------------|-----|
| 1    | VCC3V3_PREREG | LD3 |
| 2    | VCC_5V0       | LD2 |
| 3    | VCC_12V0      | LD4 |



# 3.3.3.6 Power Sequencing

Figure 9 shows the power-up sequence of all the power supplies present on the processor card.



Power up Sequence

Power up Sequence: 12V, 5V,3.3V\_2 --->3.3V\_1, 2.5V --->1.8V Analog, 1.8V IO Supply ---> 1V SOC --->0.9-1.35V

There is no sequencing for 1V Peripheral supply

# Figure 9. Power ON Sequencing

# 3.3.3.7 SoC Power

SoC has different I/O groups. Each I/O group is powered by specific power supplies, as shown in Table 6.

| SI.No. | Power Supply        | SoC Supply Rails | IO Power Group | Power |
|--------|---------------------|------------------|----------------|-------|
| 1      | VDDSHV_GENERAL      | VDDSHV0, VDDSHV1 | GENERAL        | 3.3 V |
| 2      | VDDSHV_GPMC         | VDDSHV2          | GPMC           | 3.3 V |
| 3      | VDDSHV_PRG0         | VDDSHV3          | PRG0           | 1.8 V |
| 4      | VDDSHV_PRG1         | VDDSHV4          | PRG1           | 1.8 V |
| 5      | VDDSHV_PRG2         | VDDSHV5          | PRG2           | 1.8 V |
| 6      | VDDSHV_MMC0         | VDDSHV6          | MMC0           | 1.8 V |
| 7      | VDDSHV_MMC1         | VDDSHV7          | MMC1           | 1.8 V |
| 8      | VDDSHV_WKUP_GENERAL | VDDSHV0_WKUP     | MCU_GENERAL    | 3.3 V |
| 9      | VDDSHV_WKUP_FLASH   | VDDSHV1_WKUP     | MCU_FLASH      | 1.8 V |
| 10     | VDDSHV_WKUP_CPSW2G  | VDDSHV2_WKUP     | MCU_CPSW2G     | 1.8 V |

#### Table 6. SOC Power Supply



Common Processor Board

# Table 7. SOC Bias Supply

| SI.No. | Bias Supply       | I/O Group   | Power                                     |  |  |
|--------|-------------------|-------------|-------------------------------------------|--|--|
| 1      | VDDS_GENERAL      | GENERAL     | Internal LDO (CAP_VDDA_1P8_IOLDO)         |  |  |
| 2      | VDDS_GPMC         | GPMC        | Internal LDO (CAP_VDDA_1P8_IOLDO)         |  |  |
| 3      | VDDS_PRG0         | PRG0        | 1.8-V I/O supply                          |  |  |
| 4      | VDDS_PRG1         | PRG1        | 1.8-V I/O supply                          |  |  |
| 5      | VDDS_PRG2         | PRG2        | 1.8-V I/O supply                          |  |  |
| 6      | VDDS_MMC0         | MMC0        | 1.8-V I/O supply                          |  |  |
| 7      | VDDS_MMC1         | MMC1        | 1.8-V I/O supply                          |  |  |
| 8      | VDDS_WKUP_GENERAL | MCU_GENERAL | Internal LDO<br>(CAP_VDDA_1P8_IOLDO_WKUP) |  |  |
| 9      | VDDS_WKUP_FLASH   | MCU_FLASH   | 1.8-V I/O supply                          |  |  |
| 10     | VDDS_WKUP_CPSW2G  | MCU_CPSW2G  | 1.8-V I/O supply                          |  |  |

# 3.3.4 Configuration

# 3.3.4.1 Boot Modes

The boot mode for the SoC is defined by a bank of switches SW2, SW3, and SW4. Switch set to "ON" corresponds to logic "HIGH", while "OFF" corresponds to logic "LOW". The following boot modes are supported:

- 1. No boot
- 2. OSPI
- 3. MMC1 SDCard
- 4. MMC 0- eMMC installed
- 5. PCIE PCIE as an endpoint
- 6. CPSW Ethernet slave boot
- USB boot using host mode with bulk storage. USB2.0 mass storage device using FAT16/32 (such as a thumb drive)
- 8. USB device boot DFU
- 9. UART
- 10. I2C EEPROM

The BOOTMODE pins provide the means to select the boot mode before the device is powered up. They are divided into the following categories.

|        |          |        | Bit 7     | Bit 6        | Bit 5  | Bit 4    | Bit 3              | Bit 2  | Bit 1 | Bit 0 |
|--------|----------|--------|-----------|--------------|--------|----------|--------------------|--------|-------|-------|
| _      | _        |        | Min       | Backup Media |        |          | Primary Boot Media |        |       |       |
| Bit 18 | Bit 17   | Bit 16 | Bit 15    | Bit 14       | Bit 13 | Bit 12   | Bit 11             | Bit 10 | Bit 9 | Bit 8 |
| Ba     | ckup Con | fig    | Primary M |              |        | edia Con | fig                |        |       |       |

# Figure 10. BOOTMODE Bits



BOOTMODE[3:0] – This provides the primary boot mode configuration to select the requested boot mode after POR; that is, the peripheral/memory to boot from.

| SW3.4 | SW3.3 | SW3.2 | SW3.1 | Primary Boot Device Selected                                       |
|-------|-------|-------|-------|--------------------------------------------------------------------|
| off   | off   | off   | off   | Sleep (No boot – debug mode)                                       |
| off   | off   | off   | on    | OSPI                                                               |
| off   | off   | on    | off   | QSPI                                                               |
| off   | off   | on    | on    | Hyperflash                                                         |
| off   | on    | off   | off   | SPI (on QSPI/OSPI port 0 in legacy SPI mode)                       |
| off   | on    | off   | on    | 12C                                                                |
| off   | on    | on    | off   | MMC/SD card, eMMC boot from UDA or file system                     |
| off   | on    | on    | on    | Ethernet                                                           |
| on    | off   | off   | off   | USB                                                                |
| on    | off   | off   | on    | PCIe                                                               |
| on    | off   | on    | off   | UART                                                               |
| on    | off   | on    | on    | Reserved                                                           |
| on    | on    | off   | off   | GPMC XIP                                                           |
| on    | on    | off   | on    | eMMC boot from boot partition (with auto-fall back to file system) |
| on    | on    | on    | off   | Reserved (acts as no boot)                                         |
| on    | on    | on    | on    | Reserved (acts as no boot)                                         |

# Table 8. Boot Device Selection BOOTMODE[3:0]

BOOTMODE[6:4] – Select the backup boot mode; that is, the peripheral/memory to boot from, if the primary boot device failed.

| SW3.7 | SW3.6 | SW3.5 | Backup Boot Device Selected                 |
|-------|-------|-------|---------------------------------------------|
| off   | off   | off   | None (No backup mode)                       |
| off   | off   | on    | USB                                         |
| off   | on    | off   | UART                                        |
| off   | on    | on    | Ethernet                                    |
| on    | off   | off   | MMC/SD                                      |
| on    | off   | on    | SPI on OSPI/OSPI port 0 in legacy SPI mode) |
| on    | on    | off   | Hyper flash                                 |
| on    | on    | on    | 12C                                         |

# Table 9. Backup Boot Mode Selection BOOTMODE[6:4]

BOOTMODE07 – This is the minimum (MIN) configuration pin. The min pin is provided as a way to use minimal pin strapping to configure boot. When the min pin value is 1, all configuration fields are based on pre-defined default values. In this case, no boot mode pins beyond the min pin need to be driven because their values are ignored.



Common Processor Board

www.ti.com

BOOTMODE[15:8] – These pins provide optional settings and are used in conjunction with the primary boot device selected. Refer to the *AM65x Multicore ARM Keystone III System-on-Chip (SoC) Technical Reference Manual* for more details.

|                          |                    |       | -     |                       | -     |               |                |              |
|--------------------------|--------------------|-------|-------|-----------------------|-------|---------------|----------------|--------------|
| SW2.6                    | SW2.5              | SW2.4 | SW2.3 | SW2.2                 | SW2.1 | SW3.10        | SW3.9          | Boot Device  |
|                          |                    | 1     | Not   | Used                  | -     |               |                | Sleep        |
|                          | Pin Cmd            |       | C     | sel                   | Sp    | beed          | Adr Wid        | OSPI         |
| Port                     | Pin                | Cmd   | C     | sel                   | Sp    | beed          | Adr Wid        | QSPI         |
|                          | Not                | Used  |       | C                     | Sel   | Sp            | eed            | Hyperflash   |
| Port                     | Mo                 | ode   | C     | sel                   | Cmd   | Adr Width SF  |                | SPI          |
| Not                      | Not Used Bus Reset |       |       | Mode                  | Spd   | Addr          |                | I2C          |
|                          | Not Used           |       | Port  | Interface Config 1bit |       |               | MMC/SD<br>card |              |
| clk                      | cout               | ifa   | ace   | spd                   | dplx  | Exte          | rn con         | Ethernet     |
|                          | Not                | Used  |       | Usb3                  | М     | Mode Port     |                | USB          |
| Port                     | Dual               | sref  |       | BAR Config PCIe       |       |               |                |              |
|                          |                    |       | Not   | Used                  | UART  |               |                |              |
| ldx                      | AD                 | mux   | Csel  | l Size Cs             |       | Sel           | Wid            | GPMC XIP     |
| Not Used                 | Port               | Alt   | Bus   | Width                 | Sp    | beed          | ack            | eMMC         |
| Not l<br>Idx AD mux Csel |                    |       |       | Used<br>Size          | C     | BAR Config PC | le<br>Wid      | UART<br>GPM0 |

# Table 10. Primary Boot Media Configuration BOOTMODE[15:8]

BOOTMODE[18:16] – These pins provide optional settings and are used in conjunction with the backup boot device devices. Refer to the *AM65x Multicore ARM Keystone III System-on-Chip (SoC) Technical Reference Manual* for more information on bit details. Switches SW2.[7:9] when on sets 1 and sets 0 if off.

| Table 11. Backup Boot Me | dia Configuration BOOTMODE[18:16] |
|--------------------------|-----------------------------------|
|--------------------------|-----------------------------------|

| SW2.9    | SW2.8    | SW2.7         | Boot Device |  |  |  |
|----------|----------|---------------|-------------|--|--|--|
|          | Not Used |               |             |  |  |  |
| Not      | Used     | Port          | USB         |  |  |  |
|          | Not Used |               |             |  |  |  |
| clkout   | Inter    | face          | Ethernet    |  |  |  |
| Not Used | Port     | 1 Bit         | MMC/SD      |  |  |  |
| Port     | Adr Wid  | Adr Width/Cmd |             |  |  |  |
|          | Sp       | Hyperflash    |             |  |  |  |
| reset    |          |               | I2C         |  |  |  |

MCU\_BOOTMODE pins provide ROM code with information for the system clock speed and fail-safe boot device.

# Table 12. MCU BOOTMODE Bits

| Bit 10 | Bit 9    | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4    | Bit 3   | Bit 2 | Bit 1         | Bit 0 |
|--------|----------|-------|-------|-------|-------|----------|---------|-------|---------------|-------|
|        | Reserved |       |       |       |       | Fail Saf | ie mode | Re    | ef Clock Sele | ect   |

MCU\_BOOTMODE[2:0] – Denotes system clock frequency for PLL configuration. By default, these bits are set for 25 MHz.

| Bit 2 | Bit 1 | Bit 0 | PLL REF CLK (MHz)                             |
|-------|-------|-------|-----------------------------------------------|
| 0     | 0     | 0     | 19.2                                          |
| 0     | 0     | 1     | 20                                            |
| 0     | 1     | 0     | 24                                            |
| 0     | 1     | 1     | 25                                            |
| 1     | 0     | 0     | 26                                            |
| 1     | 0     | 1     | 27                                            |
| 1     | 1     | 0     | Reserved                                      |
| 1     | 1     | 1     | No PLL Configuration Done (slow speed backup) |

| Table 13. PLL | Reference | Clock | Selection | MCU | _BOOTMODE[2:0] |
|---------------|-----------|-------|-----------|-----|----------------|
|---------------|-----------|-------|-----------|-----|----------------|

MCU\_BOOTMODE[4:3] - Select the fail-safe boot mode, as shown in Table 14.

# Table 14. Fail-Safe Boot Configuration

| SW4.2 | SW4.1 | PLL REF CLK (MHz)          |  |
|-------|-------|----------------------------|--|
| off   | off   | o fail-safe boot supported |  |
| off   | on    | I2C port 0                 |  |
| on    | off   | SPI Port 0                 |  |
| on    | on    | Hyperflash Port 0          |  |

# MCU\_BOOTMODE[10:5]- Reserved



Figure 11. BOOT Switches Provided on the Processor Card

## 3.3.4.2 JTAG

The common processor card includes XDS110 class on-card emulation through the micro B connector J23. It also has an optional TI20 pin (J13) connector to support external emulation. When an external emulator is connected, internal emulation circuitry is disabled. The design includes the footprint for a MIPI60pn (J32) connector with connections for JTAG and trace capabilities. The trace pins are pinmuxed with ICSSG2 RGMII signals which, by default, are connected to Ethernet PHYs on the processor board. Resistor networks are used to steer these signals to either the Ethernet PHYs or to the MIPI60 connector. The MIPI60 is not installed as delivered.

ICSSG2 Ethernet signals from the SoC are multiplexed with JTAG trace signals. Resistor options are provided to connect these signals to the Ethernet PHYs or Trace connector, as shown in Table 15.

| Signals selected                       | Mount | Un mount |
|----------------------------------------|-------|----------|
| PRG2 signals to Ethernet PHY (default) | RA3   | RA10     |
|                                        | RA5   | RA11     |
|                                        | RA1   | RA9      |
|                                        | R180  | R466     |
|                                        | R183  | R463     |
| JTAG Trace signals to J32              | RA10  | RA3      |
|                                        | RA11  | RA5      |
|                                        | RA9   | RA1      |
|                                        | R466  | R180     |
|                                        | R463  | R183     |

#### Table 15. Selection of PRG2\_Ethernet PHY (CP Board PHY) and JTAG TRACE Functionality

# Table 16. TI20 Pin Connector (J13) Pin-out

| Pin No. | Signal         | Pin No. | Signal            |
|---------|----------------|---------|-------------------|
| 1       | JTAG_CTI_TMS   | 11      | CTI_TCK           |
| 2       | JTAG_TRSTN     | 12      | DGND              |
| 3       | JTAG_CTI_TDI   | 13      | JTAG_CTI_EMU0     |
| 4       | JTAG_TDIS      | 14      | JTAG_CTI_EMU1     |
| 5       | VCC3V3_CTI     | 15      | JTAG_CTI_EMU_RSTN |
| 6       | NC             | 16      | DGND              |
| 7       | JTAG_CTI_TDO   | 17      | NC                |
| 8       | SEL_XDS110_INV | 18      | NC                |
| 9       | CTI_RTCK       | 19      | NC                |
| 10      | DGND           | 20      | DGND              |

# Table 17. TI 60-pin Connector (J32) Pin-out

| Pin No. | Signal        | Pin No. | Signal             |
|---------|---------------|---------|--------------------|
| 1       | VCC3V3        | 31      | MIPI_TRC_DAT06     |
| 2       | MIPI_TMS      | 32      | NC                 |
| 3       | MIPI_TCK      | 33      | MIPI_TRC_DAT07     |
| 4       | MIPI_TDO      | 34      | NC                 |
| 5       | MIPI_TDI      | 35      | MIPI_TRC_DAT08     |
| 6       | MIPI_EMU_RSTn | 36      | NC                 |
| 7       | MIPI_RTCK     | 37      | MIPI_TRC_DAT09     |
| 8       | MIPI_TRSTN    | 38      | JTAG_MIPI_EMU0_1V8 |
| 9       | NC            | 39      | MIPI_TRC_DAT10     |
| 10      | NC            | 40      | JTAG_MIPI_EMU1_1V8 |
|         |               |         |                    |

| Pin No. | Signal         | Pin No. | Signal         |
|---------|----------------|---------|----------------|
| 11      | NC             | 41      | MIPI_TRC_DAT11 |
| 12      | VCC1V8_MIPI    | 42      | NC             |
| 13      | MIPI_TRC_CLK   | 43      | MIPI_TRC_DAT12 |
| 14      | NC             | 44      | NC             |
| 15      | DGND           | 45      | MIPI_TRC_DAT13 |
| 16      | DGND           | 46      | NC             |
| 17      | MIPI_TRC_CTL   | 47      | MIPI_TRC_DAT14 |
| 18      | MIPI_TRC_DAT19 | 48      | NC             |
| 19      | MIPI_TRC_DAT00 | 49      | MIPI_TRC_DAT15 |
| 20      | MIPI_TRC_DAT20 | 50      | NC             |
| 21      | MIPI_TRC_DAT01 | 51      | MIPI_TRC_DAT16 |
| 22      | MIPI_TRC_DAT21 | 52      | NC             |
| 23      | MIPI_TRC_DAT02 | 53      | MIPI_TRC_DAT17 |
| 24      | MIPI_TRC_DAT22 | 54      | NC             |
| 25      | MIPI_TRC_DAT03 | 55      | MIPI_TRC_DAT18 |
| 26      | MIPI_TRC_DAT23 | 56      | NC             |
| 27      | MIPI_TRC_DAT04 | 57      | DGND           |
| 28      | NC             | 58      | SEL_XDS110_INV |
| 29      | MIPI_TRC_DAT05 | 59      | NC             |
| 30      | NC             | 60      | NC             |

| Table 17. TI 60-pin Connector | (J32) | Pin-out | (continued) |  |
|-------------------------------|-------|---------|-------------|--|
|-------------------------------|-------|---------|-------------|--|

# 3.3.4.2.1 Test Automation

A test automation header J41 is provided to allow an external controller to control the power on/off boot modes, reset functionality, and current measurement to support automated testing. The test automation header includes four GPIOs and two I2C interfaces. The basic controls are listed in Table 18.

| Signal     | Signal Type | Function                                             |  |
|------------|-------------|------------------------------------------------------|--|
| POWER_DOWN | GPIO        | Instructs the EVM to power down all circuits         |  |
| POR        | GPIO        | Creates a PORz into the Maxwell                      |  |
| WARM_RESET | GPIO        | Creates a RESETz into the Maxwell                    |  |
| GPIO1      | GPIO        | GPIO for communications with Maxwell                 |  |
| GPIO2      | GPIO        | GPIO for communications with Maxwell                 |  |
| GPIO3      | GPIO        | Used to Enable the BOOTMODE Buffer                   |  |
| GPIO4      | GPIO        | Used to Reset the Boot mode IO Expander              |  |
| 12C        | 12C         | Communicates with boot mode I2C buffer               |  |
| I2C2       | I2C         | Communicates with INA226 current measurement devices |  |

#### Table 18. List of Signals Routed to Test Automation Header

One of the I2C interfaces from the test automation header is connected to an I2C I/O expander, which can drive the boot mode pins of the processor. The bootmode selection switches should be in the OFF condition. GPIO3 should be set to logic low to enable this mode.

The other I2C interface is connected to the current measurement and temperature sensing devices present on the I2C2 port of the SoC.



Common Processor Board

www.ti.com

The test automation connector is used by Texas Instruments to control the software regression testing and comparative power measurements. The connector is provided to allow customers to develop their own testing and power measurements of customer applications. Power measurements are not a substitute for the AM65x Power Estimation Tool and should not be used for the design of power supply solutions. Power measurements vary based on silicon process and environment, and measurements should only be used for comparison with other measurements taken on the same EVM.

| Pin no. | Signal           | I/O Direction (to CP Board) |
|---------|------------------|-----------------------------|
| 1       | VCC3V3_1         | Power (out)                 |
| 2       | VCC3V3_1         | Power (out)                 |
| 3       | VCC3V3_1         | Power (out)                 |
| 4       | NC               | NA                          |
| 5       | NC               | NA                          |
| 6       | NC               | NA                          |
| 7       | DGND             | Ground                      |
| 8       | NC               | NA                          |
| 9       | NC               | NA                          |
| 10      | NC               | NA                          |
| 11      | NC               | NA                          |
| 12      | NC               | NA                          |
| 13      | NC               | NA                          |
| 14      | NC               | NA                          |
| 15      | NC               | NA                          |
| 16      | DGND             | Ground                      |
| 17      | NC               | NA                          |
| 18      | NC               | NA                          |
| 19      | NC               | NA                          |
| 20      | NC               | NA                          |
| 21      | NC               | NA                          |
| 22      | NC               | NA                          |
| 23      | NC               | NA                          |
| 24      | NC               | NA                          |
| 25      | DGND             | Ground                      |
| 26      | TEST_POWERDOWN   | Input                       |
| 27      | TEST_PORZn       | Input                       |
| 28      | TEST_WARMRESETn  |                             |
| Input   |                  |                             |
| 29      | NC               | NA                          |
| 30      | TEST_GPIO1       | Bidirectional               |
| 31      | TEST_GPIO2       | Bidirectional               |
| 32      | TEST_GPIO3       | Input                       |
| 33      | TEST_GPIO4       | Input                       |
| 34      | DGND             | Ground                      |
| 35      | NC               | NA                          |
| 36      | SOC_I2C2_SCL     | Bidirectional               |
| 37      | BOOTMODE_I2C_SCL | Bidirectional               |
| 38      | SOC_I2C2_SDA     | Bidirectional               |
| 39      | BOOTMODE_I2C_SDA | Bidirectional               |
| 40      | DGND             | Ground                      |
| 41      | DGND             | Ground                      |

## Table 19. Test Automation Header (J41) Pin-out

| Pin no. | Signal | I/O Direction (to CP Board) |
|---------|--------|-----------------------------|
| 42      | DGND   | Ground                      |

# Table 19. Test Automation Header (J41) Pin-out (continued)

# 3.3.4.3 UART Interface

Four UART ports of the SoC are interfaced with FT4232H for UART-to-USB functionality, and terminated on a micro B connector (J42) provided on the processor card. When the AM65x GP EVM is connected to a host using the provided USB cable, the computer can establish a virtual com port, which can be used with any terminal emulation application. The FT4232H is bus-powered. Virtual com port drivers for the FT4232H can be obtained from https://www.ftdichip.com/Products/ICs/FT4232H.htm.

Of the four UART ports of FT4232H, three are multiplexed; one with the application connector and the other two with test headers (J11 and J30). The control logic is given in Table 20.

| UART Port  | GPO Used From I2C<br>Expander (U82) | SO | Selected Peripheral   |
|------------|-------------------------------------|----|-----------------------|
| MCU_UART0  | MCU_UART_SEL                        | L  | Test header           |
|            |                                     | Н  | FT4232                |
| WKUP_UART0 | WKUP_UART_SEL                       | L  | Test header           |
|            |                                     | Н  | FT4232                |
| MAIN_UART1 | MAIN_UART1_SEL                      | L  | FT4232                |
|            |                                     | Н  | Application connector |

# Table 20. UART Selection Logic Table

The test headers (J11 and J30) pin out is given in Table 21.

# Table 21. UART Connectors (J11 and J30) Pin Out

| Pin No. | MCU_UART0 J30 | WKUP_UART0 J11 |
|---------|---------------|----------------|
| 1       | GND           | GND            |
| 2       | RTS           | RTS            |
| 3       | NC            | NC             |
| 4       | RX            | RX             |
| 5       | ТХ            | TX             |
| 6       | CTS           | CTS            |

## 3.3.5 Memory Interfaces

# 3.3.5.1 DDR4 Interface

The common processor board has 4 GB of DDR4 using four 8-Gb x8bit wide memory devices arranged in an 32-bit wide bus. An additional 8-Gb x8bit wide memory device is provided to support seven bits of ECC. The DDR4 interface can operate up to 1600 MT/s speed. The DDR4 devices are connected using flyby routing for the address/command lines, and point-to-point connection for the data bus.



Figure 12. DDR4 Interface

## 3.3.5.2 MMC Interface

Common Processor Board

The AM65x processor provides two MMC interfaces: one is connected to eMMC flash, and other is used for SD card interface.

## 3.3.5.2.1 SDHC Interface

The processor card provides an SD card interface through a connector J17, connected to the MMC1 port of the AM65x processor. The SD card interface supports UHS1 operation, including I/O operations at both 1.8 V and 3.3 V. The I/O voltage is controlled using the internal SDIO\_LDO, which provides the I/O voltage for the MMC1 port.



Figure 13. SDHC Interface



## 3.3.5.2.2 eMMC Interface

The processor card supports 16-GB eMMC flash memory (part number Micron MTFC16GAKAEJP-4M IT), connected to the MMC0 port of the AM65x processor. The flash is connected to 8bits of the MMC0 interface supporting HS400 double data rates up to 200 MHz.





# 3.3.5.3 OSPI Interface

The processor card has a 512-Mbit OSPI memory device of part number MT35XU512ABA1G12-0SIT connected to the OSPI0 interface of the AM65x processor. The OSPI interface supports single and double data rates with memory speed up to 166-MHz SDR and 200-MHz DDR.



# Figure 15. OSPI Interface

# 3.3.5.4 SPI NOR Flash Interface

A 128-Mbit SPI NOR Flash of part number MT25QL128ABA8E12 is interfaced to the SPI0 port of the AM65x processor. In addition, SPI0 is also connected to the application connector and test automation header. SPI\_CS0 and SPI\_CS1 chip select signals are used for the serial flash and application connector, respectively.



## 3.3.5.5 Board ID EEPROM Interface

The AM65x processor card is identified by its version and serial number, which are stored in the onboard EEPROM. The EEPROM is accessible on the address 0x50.

The AM65x CP board includes a CAT24C256W I2C EEPROM ID memory. The first 259 bytes of addressable EEPROM memory are preprogrammed with identification information for each board. The remaining 32509 bytes are available to the user for data or code storage.

| Header   | Field Name  | Size (bytes) | Comments                                           |
|----------|-------------|--------------|----------------------------------------------------|
| EE3355AA | MAGIC       | 4            | Magic number                                       |
|          | ТҮРЕ        | 1            | Fixed length and variable position board ID header |
|          |             | 2            | Size of payload                                    |
| BRD_INFO | TYPE        | 1            | payload type                                       |
|          | Length      | 2            | offset to next header                              |
|          | Board_Name  | 16           | Name of the board                                  |
|          | Design_Rev  | 2            | Revision number of the design                      |
|          | PROC_Nbr    | 4            | PROC number                                        |
|          | Variant     | 2            | Design variant number                              |
|          | PCB_Rev     | 2            | Revision number of the PCB                         |
|          | SCHBOM_Rev  | 2            | Revision number of the schematic                   |
|          | SWR_Rev     | 2            | first software release number                      |
|          | VendorID    | 2            |                                                    |
|          | Build_Week  | 2            | week of the year of production                     |
|          | Build_Year  | 2            | year of production                                 |
|          | BoardID     | 6            |                                                    |
|          | Serial_Nbr  | 4            | incrementing board number                          |
| DDR_INFO | TYPE        | 1            |                                                    |
|          | Length      | 2            | offset to next header                              |
|          | DDR control | 2            | DDR Control Word                                   |
| MAC_ADDR | TYPE        | 1            | payload type                                       |
|          | Length      | 2            | Size of payload                                    |
|          | MAC control | 2            | MAC header control word                            |
|          | MAC_adrs    | 192          | MAC adress of AM65x PRG2                           |
| END_LIST | TYPE        | 1            | End Marker                                         |

#### Table 22. Board ID Memory Header Information

# 3.3.5.6 Boot EEPROM Interface

A 256-Kbit EEPROM is interfaced to WKUP\_I2C for booting. Earlier versions of the board had this memory address set to 0x54. Later versions have the address set to 0x52.

# 3.3.6 Ethernet Interface

The AM65x EVM includes an RGMII connection between the DP83867 Gigabit Ethernet PHY and the network subsystem (NSS) of the processor. One RGMII interface (connected to RJ45 connector J12) from the MCU domain and two RGMII ports (connected to stacked RJ45 connector J14A and J14B) from ICSSG (PRG2) domain of the AM65x processor are used.



Figure 16. Ethernet Interface – MCU Domain



Common Processor Board

www.ti.com



Figure 17. Ethernet Interface – ICSSG Domain

# 3.3.6.1 Gigabit Ethernet PHY Default Configuration

The default configuration of the DP83867 is determined using a number of resistor pull-up and pull-down values on specific pins of the PHY. Depending on the values installed, each of the configuration pins can be set to one of four modes by using the pull-up and pull-down options provided. The AM65x GP EVM uses the 48-pin QFN package, designated with the RGZ suffix, which only supports the RGMII interface.

The DP83867 PHY uses four level configurations based on resistor strapping, which generate four distinct voltage ranges. The resistors are connected to the RX data and control pins, which are normally driven by the PHY and are inputs to the processor. The voltage range for each mode is shown below:

Mode 1 - 0 V to 0.1764 V

Mode 2 - 0.252 V to 0.3438 V

Mode 3-0.405 V to 0.5112 V

Mode 4 - 1.2492 V to 1.5984 V

Default configurations of all phys are mentioned in Table 23.



|                              | Signal            | Mode | Default Configuration |           | Configuration                                               | Description                                 |
|------------------------------|-------------------|------|-----------------------|-----------|-------------------------------------------------------------|---------------------------------------------|
|                              |                   |      | Pull Up               | Pull Down | -                                                           |                                             |
| PRG2<br>RGMII1 PHY<br>(J14A) | RX_D0             | 1    | Open                  | Open      | PHY_AD1 = 0 and<br>PHY_AD0 = 0                              | Address of the PHY is set to 00000          |
|                              | RX_D2             | 1    | Open                  | Open      | PHY_AD3 = 0 and<br>PHY_AD2 = 0                              |                                             |
|                              | RX_DV/RX_C<br>TRL | 1    | Open                  | Open      | N/A                                                         | N/A                                         |
|                              | LED_2             | 1    | Open                  | Open      | RGMII Clock Skew TX[1]=0<br>and RGMII Clock Skew<br>TX[0]=0 | RGMII Clock Skew TX = 2<br>ns and advertise |
|                              | LED_1             | 1    | Open                  | Open      | ANEG_SEL=0 and RGMII<br>Clock Skew TX[1]=0                  |                                             |
|                              | GPIO_0            | 1    | Open                  | Open      | RGMII Clock Skew RX[0]=0                                    | RGMII Clock Skew RX = 2<br>ns               |
|                              | GPIO_1            | 1    | Open                  | Open      | RGMII Clock Skew RX[2]=0<br>and RGMII Clock Skew<br>RX[1]=0 |                                             |
| PRG2<br>RGMII1 PHY<br>(J14B) | RX_D0             | 4    | 2.49K                 | Open      | PHY_AD1 = 1 and<br>PHY_AD0 = 1                              | Address of the PHY is set<br>to 00011       |
|                              | RX_D2             | 1    | Open                  | Open      | PHY_AD3 = 0 and<br>PHY_AD2 = 0                              |                                             |
|                              | RX_DV/RX_C<br>TRL | 1    | Open                  | Open      | N/A                                                         | N/A                                         |
|                              | LED_2             | 1    | Open                  | Open      | RGMII Clock Skew TX[1]=0<br>and RGMII Clock Skew<br>TX[0]=0 | RGMII Clock Skew TX = 2<br>ns and advertise |
|                              | LED_1             | 1    | Open                  | Open      | ANEG_SEL=0 and RGMII<br>Clock Skew TX[1]=0                  |                                             |
|                              | GPIO_0            | 1    | Open                  | Open      | RGMII Clock Skew RX[0]=0                                    | RGMII Clock Skew RX = 2<br>ns               |
|                              | GPIO_1            | 1    | Open                  | Open      | RGMII Clock Skew RX[2]=0<br>and RGMII Clock Skew<br>RX[1]=0 |                                             |
| PRG2<br>RGMII1 PHY<br>(J12)  | RX_D0             | 1    | Open                  | Open      | PHY_AD1 = 0 and<br>PHY_AD0 = 0                              | Address of the PHY is set<br>to 00000       |
|                              | RX_D2             | 1    | Open                  | Open      | PHY_AD3 = 0 and AN2 = 0                                     |                                             |
|                              | RX_DV/RX_C<br>TRL | 1    | Open                  | Open      | N/A                                                         | N/A                                         |
|                              | LED_2             | 1    | Open                  | Open      | RGMII Clock Skew TX[1]=0<br>and RGMII Clock Skew<br>TX[0]=0 | RGMII Clock Skew TX = 2<br>ns and advertise |
|                              | LED_1             | 1    | Open                  | Open      | ANEG_SEL=0 and RGMII<br>Clock Skew TX[1]=0                  |                                             |
|                              | GPIO_0            | 1    | Open                  | Open      | RGMII Clock Skew RX[0]=0                                    | RGMII Clock Skew RX = 2<br>ns               |
|                              | GPIO_1            | 1    | Open                  | Open      | RGMII Clock Skew RX[2]=0<br>and RGMII Clock Skew<br>RX[1]=0 |                                             |





Figure 18. Strapping Diagram for MCU and PRG2-RGMII1 Ethernets





Figure 19. Strapping Diagram for PRG2-RGMII2 Ethernet

**NOTE:** Resistors which are highlighted in red color boxes are DNI components.

## 3.3.6.2 Ethernet LEDs

The common processor card has LEDs to indicate the status of the Ethernet link. Some of the LEDs on the CP board are used for industrial applications; those can be controlled with I2C0 of the processor, which is connected to an I/O expander and some processor GPOs.

From the Ethernet PHY, LED1 and GPIO0 are connected to dual LEDs of RJ45 to indicate a 10/100-Mb or 1000-Mb link. The green LED indicates 10/100-Mb speed, and the orange LED indicates 1000-Mb speed.

LED2 is connected to RJ45 LED (Yellow) to indicate transmit/receive activity.





Figure 20. CP Board Ethernet Interface – LEDs

## 3.3.7 LCD Display Interface

The processor board provides a common display interface terminated to the I-PEX connector J38 of part number 20720-040E-02. It is a 0.5-mm pitch Shielded FFC / FPC connector. The PWM output signal from the AM65x processor is terminated to the I-PEX connector, which is used to drive the back-light circuit in the adapter card.

## Table 24. Display Connector (J38) Pin-out

| Pin no. | Signal                  | Direction     |
|---------|-------------------------|---------------|
| 1       | VCC_5V0                 | Power         |
| 2       | VCC_5V0                 | Power         |
| 3       | VCC_5V0                 | Power         |
| 4       | VCC3V3_IO               | Power         |
| 5       | VCC3V3_IO               | Power         |
| 6       | DGND                    | Power         |
| 7       | DGND                    | Power         |
| 8       | OLDI0_A0N               | Output        |
| 9       | OLDI0_A0P               | Output        |
| 10      | DGND                    | Power         |
| 11      | OLDI0_A1N               | Output        |
| 12      | OLDI0_A1P               | Output        |
| 13      | DGND                    | Power         |
| 14      | OLDI0_A2N               | Output        |
| 15      | OLDI0_A2P               | Output        |
| 16      | DGND                    | Power         |
| 17      | OLDI0_A3N               | Output        |
| 18      | OLDI0_A3P               | Output        |
| 19      | DGND                    | Power         |
| 20      | OLDI0_CLKN              | Output        |
| 21      | OLDI0_CLKP              | Output        |
| 22      | DGND                    | Power         |
| 23      | SOC_WKUP_SCL            | Output        |
| 24      | SOC_WKUP_SDA            | Bidirectional |
| 25      | DGND                    | Power         |
| 26      | SOC_I2C1_SCL            | Output        |
| 27      | SOC_I2C1_SDA            | Bidirectional |
| 28      | DGND                    | Power         |
| 29      | LCD_BRD_TOUCH_INT       | Input         |
| 30      | LCD_DISPLAY_EN/BRD_RSTN | Output        |
| 31      | CARD ID_LCD_A0          | Output        |
| 32      | SOC_SPI1_CLK            | Output        |
| 33      | SOC_SPI1_CS0            | Output        |
| 34      | CARD ID_LCD_A1          | Output        |
| 35      | SOC_SPI1_MOSI           | Output        |
| 36      | SOC_SPI1_MISO           | Input         |
| 37      | CARD ID_LCD_A2          | Output        |
| 38      | ECAP0_IN_APWM0_OUT      | Output        |
| 39      | LCD_TOUCH_RESETN        | Output        |
| 40      | LCD_BRD_DET             | Input         |

## 3.3.8 USB 2.0 Interface

The SoC supports two USB 2.0 ports - USB0 and USB1.

The USB0 port is routed to the SERDES daughter card connector along with USB0 ID pins and DRVVBUS0 for host / slave detect and power enable.

The USB1 port is terminated to a uAB connector (J3) and supports both host and slave mode.



In the host mode, up to 500 mA, 5 V is supported for the slave device. A power switch is included which is controlled by DRV\_VBUS signal from the AM65x processor.

A 2x3 header (J4) is provided to install the 2-position ganged shunt to configure the port for host mode, as shown in Figure 21. Place the shunt on pin 1 and 2 to enable bulk capacitance on VBUS, and place the shunt on pin 5 and 6 to connect ID pin to ground.



Figure 21. J4 Header for USB2.0 Host Interface

### 3.3.9 CSI-2 Interface

The CSI-2 interface from the AM65x processor is terminated to two camera connectors to interface a CSI-2 standard camera:

- J22 40-pin Samtec connector, which is referenced from OV490 / OV10640 Combo Module
- J39 36-pin Molex connector, which is referred from Leopard Imaging CPI (VIN) Connector

The two connectors match the existing standards for camera cards. The CSI-2 connector on the board is selected based on the camera module installed. MCU\_I2C0 and MCU\_SPI0 are also connected to the camera connector through level translators.

The control signals connected to J39 are all 1.8 V, whereas the control signals connected to J22 can be either 1.8 V or 3.3 V. A jumper (J37) is used to select the required I/O voltage, as shown in Figure 22. Short Pin 1 and Pin 2 for 1.8-V I/O operation, or Short Pin 2 and Pin 3 for 3.3-V I/O operation. The footprint to mount the oscillator of part number KC2520B24.0000C1GE00 is provided to supply 24-MHz REFCLK to the CSI-2 module. Mount U114 for 1.8-V REFCLK, and mount U112 for 3.3-V REFCLK.



#### Common Processor Board

www.ti.com



#### Figure 22. CSI Interface

#### Table 25. CSI-2 Samtec Connector (J22) Pin-out

| Pin Number | CP Card Signals-CSI | Direction     |  |
|------------|---------------------|---------------|--|
| 1          | NC                  | NA            |  |
| 2          | CSI_MCU_SCL         | Output        |  |
| 3          | NC                  | NA            |  |
| 4          | CSI_MCU_SDA         | Bidirectional |  |
| 5          | CSI0_RXP0           | Input         |  |
| 6          | NC                  | NA            |  |
| 7          | CSI0_RXN0           | Input         |  |
| 8          | NC                  | NA            |  |
| 9          | CSI0_RXP1           | Input         |  |
| 10         | CSI_REF_CLK         | Output        |  |
| 11         | CSI0_RXN1           | Input         |  |
| 12         | DGND                | Power         |  |
| 13         | CSI0_RXP2           | Input         |  |
| 14         | CSI_RESETN          | Output        |  |

| Pin Number | CP Card Signals-CSI | Direction |  |
|------------|---------------------|-----------|--|
| 15         | CSI0_RXN2           | Input     |  |
| 16         | DGND                | Power     |  |
| 17         | CSI0_RXP3           | Input     |  |
| 18         | CSI_MCU_SPI0_D0     | Output    |  |
| 19         | CSI0_RXN3           | Input     |  |
| 20         | CSI_MCU_SPI0_CLK    | Output    |  |
| 21         | CSI0_RXP4           | Input     |  |
| 22         | CSI_MCU_SPI0_CS0    | Output    |  |
| 23         | CSI0_RXN4           | Input     |  |
| 24         | DGND                | Power     |  |
| 25         | NC                  | NA        |  |
| 26         | NC                  | NA        |  |
| 27         | NC                  | NA        |  |
| 28         | NC                  | NA        |  |
| 29         | NC                  | NA        |  |
| 30         | VCC3V3_IO           | Power     |  |
| 31         | NC                  | NA        |  |
| 32         | VCC3V3_IO           | Power     |  |
| 33         | NC                  | NA        |  |
| 34         | VCC3V3_IO           | Power     |  |
| 35         | NC                  | NA        |  |
| 36         | VCC3V3_IO           | Power     |  |
| 37         | NC                  | NA        |  |
| 38         | VCC1V8              | Power     |  |
| 39         | NC                  | NA        |  |
| 40         | VCC1V8              | DGND      |  |

Table 25. CSI-2 Samtec Connector (J22) Pin-out (continued)

# Table 26. CSI-2 Molex Connector (J39) Pin-out

| Pin Number | CP Card Signals-CSI | Direction |
|------------|---------------------|-----------|
| 1          | VCC3V3_IO           | Power     |
| 2          | VCC3V3_IO           | Power     |
| 3          | VCC3V3_IO           | Power     |
| 4          | VCC1V8              | Power     |
| 5          | VCC1V8              | Power     |
| 6          | DGND                | DGND      |
| 7          | DGND                | NC        |
| 8          | CSI0_RXP0           | Input     |
| 9          | CSI0_RXN0           | Input     |
| 10         | DGND                | Power     |
| 11         | CSI0_RXP1           | Input     |
| 12         | CSI0_RXN1           | Input     |
| 13         | DGND                | Power     |
| 14         | CSI0_RXP2           | Input     |
| 15         | CSI0_RXN2           | Input     |
| 16         | DGND                | Power     |
| 17         | CSI0_RXP3           | Input     |

| Pin Number | CP Card Signals-CSI | Direction     |  |
|------------|---------------------|---------------|--|
| 18         | CSI0_RXN3           | Input         |  |
| 19         | DGND                | Power         |  |
| 20         | CSI0_RXP4           | Input         |  |
| 21         | CSI0_RXN4           | Input         |  |
| 22         | DGND                | Power         |  |
| 23         | CSI_RESETN          | Output        |  |
| 24         | CSI_MCU_SDA         | Bidirectional |  |
| 25         | CSI_MCU_SCL         | Output        |  |
| 26         | CSI_REF_CLK_1V8     | Output        |  |
| 27         | NC                  | NA            |  |
| 28         | NC                  | NA            |  |
| 29         | DGND                | Power         |  |
| 30         | CSI_MCU_SPI0_D0     | Output        |  |
| 31         | CSI_MCU_SPI0_CLK    | Output        |  |
| 32         | CSI_MCU_SPI0_CS0    | Output        |  |
| 33         | DGND                | Power         |  |
| 34         | DGND                | Power         |  |
| 35         | NC                  | NA            |  |
| 36         | NC                  | NA            |  |

Table 26. CSI-2 Molex Connector (J39) Pin-out (continued)

### 3.3.10 Application Card Interface

The common processor card includes an application connector to interface different pin-multiplexed functions of the PRG0 and PRG1 I/O groups of the AM65x processor. The main purpose of the application card is to highlight the industrial capabilities of the AM65x processor. All the signals associated with the PRG0 and PRG1 interface are routed to the application connector.

The interfaces provided on the application connector are RGMII, UART, MCAN, I2C, SPI, McASP, ADC, and PWM signals. The PRG0 signals are multiplexed with the McASP1 signals of the HDMI/GPMC card. Resistor options are provided to allow for the selection of the required interface, as shown in Figure 23. Table 27 lists the resistors that are mounted or demounted to select RGMII signals on the application connector.

| Refdes | Application Connector | HDMI/GPMC Expansion Connector |
|--------|-----------------------|-------------------------------|
| R570   | Mount                 | DNI                           |
| R589   | Mount                 | DNI                           |
| R576   | Mount                 | DNI                           |
| R580   | Mount                 | DNI                           |
| R578   | Mount                 | DNI                           |
| R574   | Mount                 | DNI                           |
| R572   | Mount                 | DNI                           |
| R587   | Mount                 | DNI                           |
| R569   | DNI                   | Mount                         |
| R590   | DNI                   | Mount                         |
| R575   | DNI                   | Mount                         |
| R579   | DNI                   | Mount                         |
| R577   | DNI                   | Mount                         |
| R573   | DNI                   | Mount                         |

Table 27. Selection of PRG0 Signals on the Application Connector



| Refdes | Application Connector | HDMI/GPMC Expansion Connector |
|--------|-----------------------|-------------------------------|
| R571   | DNI                   | Mount                         |
| R588   | DNI                   | Mount                         |





### Figure 23. Multiplexed RGMII/McASP1 Signal Selection

The card presence detect signal from the application card is connected to the I/O expander, which in turn is connected to the WKUP I2C0 port of the AM65x processor.

The 120-pin connector pin-out is given in Table 28.

| Pin Number | CP Card Signals      | GP EVM Card Signals | Direction |
|------------|----------------------|---------------------|-----------|
| 1          | DGND                 | DGND                | Power     |
| 2          | DGND                 | DGND                | Power     |
| 3          | PRG1_RGMII1_ETH1_CLK | ETH0_CLK            | Output    |
| 4          | PRG0_RGMII1_ETH1_CLK | ETH1_CLK            | Output    |
| 5          | DGND                 | DGND                | Power     |
| 6          | DGND                 | DGND                | Power     |
| 7          | PRG0_PRU0GPO15       | ETH0_RGMII_TD3      | Output    |
| 8          | APP_PRG0_PRU1GPO5    | NC                  | NA        |
| 9          | PRG0_PRU0GPO13       | ETH0_RGMII_TD1      | Output    |
| 10         | APP_PRG0_PRU0GPO17   | ETH_LED1            | Output    |

| Table 28. 120-pin | Application | Connector | (J18) Pin-out |
|-------------------|-------------|-----------|---------------|
|-------------------|-------------|-----------|---------------|

| Table 28. 120-pin Application Connector (J18) Pin-out (continued) |                        |                     |                |  |
|-------------------------------------------------------------------|------------------------|---------------------|----------------|--|
| Pin Number                                                        | CP Card Signals        | GP EVM Card Signals | Direction      |  |
| 11                                                                | PRG0_PRU0GPO14         | ETH0_RGMII_TD2      | Output         |  |
| 12                                                                | PRG0_PRU0GPO19         | ETH_LED3            | Output         |  |
| 13                                                                | PRG0_PRU0GPO11         | ETH0_RGMII_TX_CTL   | Output         |  |
| 14                                                                | PRG0_PRU0GPO18         | PRG0_IEP0_LATCH_IN0 | Input          |  |
| 15                                                                | PRG0_PRU0GPO12         | ETH0_RGMII_TD0      | Output         |  |
| 16                                                                | PRG0_PRU0GPO7          | ETH0_LED_LINK       | Input          |  |
| 17                                                                | DGND                   | DGND                | Power          |  |
| 18                                                                | PRG0_PRU0GPO10         | ETH0/1_INTN         | Input          |  |
| 19                                                                | APP_PRG0_PRU0GPO16     | ETH0_RGMII_TXC      | Output         |  |
| 20                                                                | PRG0_PRU0GPO8          | NC                  | NA             |  |
| 21                                                                | DGND                   | DGND                | Power          |  |
| 22                                                                | PRG0_PRU1GPO8          | NC                  | NA             |  |
| 23                                                                | PRG0_PRU0GPO3          | ETH0_RGMII_RD3      | Input          |  |
| 24                                                                | PRG0_PRU1GPO17         | ETH_LED2            | Output         |  |
| 25                                                                | DGND                   |                     | Power          |  |
| 26                                                                | APP_PRG0_PRU1GPO4      | ETH1_RGMII_RX_CTL   | Input          |  |
| 27                                                                | PRG0_PRU0GPO6          | ETH0_RGMII_RXC      | Input          |  |
| 28                                                                | APP_PRG0_PRU1GPO3      | ETH1_RGMII_RD3      | Input          |  |
| 29                                                                | DGND                   | DGND                | Power          |  |
| 30                                                                | APP_PRG0_PRU1GPO0      | ETH1_RGMII_RD0      |                |  |
| 31                                                                | PRG0_PRU0GPO4          | ETH0_RGMII_RX_CTL   | Input          |  |
| 32                                                                | APP_PRG0_PRU1GPO2      | ETH1_RGMII_RD2      | Input          |  |
| 33                                                                | PRG0_PRU0GPO2          | ETH0_RGMII_RD2      | Input          |  |
| 34                                                                | APP_PRG0_PRU1GPO1      | ETH1_RGMII_RD1      | Input          |  |
| 35                                                                | PRG0_PRU0GPO0          | ETH0_RGMII_RD0      | Input          |  |
| 36                                                                | DGND                   | DGND                | Power          |  |
| 37                                                                | PRG0_PRU0GPO5          | NC                  | NA             |  |
| 38                                                                | PRG0_PRU1GPO16         | ETH1_RGMII_TXC      | Output         |  |
| 39                                                                | PRG0_PRU0GPO1          | ETH0_RGMII_RD1      | Input          |  |
| 40                                                                | DGND                   | DGND                | Power          |  |
| 41                                                                | PRG0_PRU1GPO7          | ETH1_LED_LINK       |                |  |
| 42                                                                | PRG0_PRU1GPO15         | ETH1_RGMII_TD3      | Output         |  |
| 43                                                                | PRG0_PRU0GPO9          | GPIO_ETH2/3_RESETN  | Input          |  |
| 44                                                                | PRG0_PRU1GPO14         | ETH1_RGMII_TD2      | Output         |  |
| 45                                                                | PRG0_PRU1GPO9          | GPIO_ETH0/1_RESETN  | Input          |  |
| 46                                                                | PRG0_PRU1GPO13         | ETH1_RGMII_TD1      | Output         |  |
| 40                                                                | PRG0_PRU1GPO19         | ETH_LED4            | Output         |  |
| 48                                                                | PRG0_PRU1GPO11         | ETH1_RGMII_TX_CTL   | Output         |  |
| 40                                                                | PRG0_PR01GP010         | ETH2/3_INTN         | Input          |  |
| 49<br>50                                                          | PRG0_PRU1GPO10         | ETH1_RGMII_TD0      |                |  |
|                                                                   |                        | PRG0 IEP1 LATCH IN0 | Output         |  |
| 51<br>52                                                          | PRG0_PRU1GPO18<br>DGND | DGND                | Input<br>Rewor |  |
|                                                                   |                        |                     | Power          |  |
| 53                                                                | PRG0_MDIODATA          | ETH0/1_MDIO         | Bidirectional  |  |
| 54                                                                | PRG0_PRU1GPO6          | ETH1_RGMII_RXC      | input          |  |
| 55                                                                | PRG1_PRU1GP05          | NC                  | NA             |  |
| 56                                                                | DGND                   | DGND                | Power          |  |
| 57                                                                | PRG1_PRU1GPO8          | NC                  | NA             |  |

## Table 28. 120-pin Application Connector (J18) Pin-out (continued)

| Pin Number | CP Card Signals                 | GP EVM Card Signals              | Direction     |
|------------|---------------------------------|----------------------------------|---------------|
| 58         | PRG1_PRU0GPO8                   | NC                               | NA            |
| 59         | PRG0_MDIOMDCLK                  | ETH0/1_MDC                       | Output        |
|            | PRG1_PRU0GPO5                   | NC                               | NA            |
| 60         | -                               | -                                |               |
| 61         | PRG1_PRU1GPO10                  | RS485_UART_TX                    | Output        |
| 62         | PRG1_PRU0GPO9                   | IDK_IOEXP_LDN_1V8                | Output        |
| 63         | PRG1_PRU1GPO0                   | ETH3_RGMII_RD0                   | Input         |
| 64         | PRG1_PRU1GPO9                   | RS485_UART_RX                    | Input         |
| 65         | PRG1_PRU1GPO4                   | ETH3_RGMII_RX_CTL                | Input         |
| 66         | PRG1_PRU0GPO7                   | ETH2_LED_LINK                    | Input         |
| 67         | PRG1_PRU1GPO1                   | ETH3_RGMII_RD1                   | Input         |
| 68         | PRG1_PRU0GPO19                  | ETH_LED7                         | Output        |
| 69         | DGND                            | DGND                             | Power         |
| 70         | PRG1_PRU0GPO17                  | ETH_LED5                         | Output        |
| 71         | PRG1_PRU1GPO6                   | ETH3_RGMII_RXC                   | Input         |
| 72         | PRG1_PRU0GPO18                  | PRG1_IEP0_LATCH_IN0              | Input         |
| 73         | DGND                            | DGND                             | Power         |
| 74         | PRG1_PRU0GPO10                  | RS485_UART_RTSN                  | Output        |
| 75         | PRG1_PRU1GPO3                   | ETH3_RGMII_RD3                   | Input         |
| 76         | PRG1_PRU0GPO1                   | ETH2_RGMII_RD1                   | Input         |
| 77         | PRG1_PRU1GPO2                   | ETH3_RGMII_RD2                   | Input         |
| 78         | PRG1_PRU0GPO4                   | ETH2_RGMII_RX_CTL                | Input         |
| 79         | PRG1_PRU1GPO12                  | ETH3_RGMII_TD0                   | Output        |
| 80         | PRG1_PRU0GPO2                   | ETH2_RGMII_RD2                   | Input         |
| 81         | PRG1_PRU1GPO11                  | ETH3_RGMII_TX_CTL                | Output        |
| 82         | DGND                            | DGND                             | Power         |
| 83         | PRG1_PRU1GPO15                  | ETH3_RGMII_TD3                   | Output        |
| 84         | PRG1_PRU0GPO6                   | ETH2_RGMII_RXC                   | Input         |
| 85         | DGND                            | DGND                             | Power         |
| 86         | DGND                            | DGND                             | Power         |
| 87         | PRG1_PRU1GPO16                  | ETH3_RGMII_TXC                   | Output        |
| 88         | PRG1_PRU0GPO0                   | ETH2_RGMII_RD0                   | Input         |
| 89         | DGND                            | DGND                             | Power         |
| 90         | PRG1_PRU0GPO3                   | ETH2_RGMII_RD3                   | Input         |
| 91         | PRG1_PRU1GPO13                  | ETH3 RGMII TD1                   | Output        |
| 92         | DGND                            |                                  | Power         |
| 93         | PRG1_PRU1GPO14                  | ETH3_RGMII_TD2                   | Output        |
| 94         | PRG1_PRU0GPO16                  | ETH2_RGMII_TXC                   | Output        |
| 95         | PRG1_MDIOMDCLK                  | ETH2/3_MDC                       | Output        |
| 96         | DGND                            | DGND                             | Power         |
| 97         | DGND                            | DGND                             | Power         |
| 97<br>98   | PRG1_PRU0GPO11                  | ETH2_RGMII_TX_CTL                | Output        |
| 98<br>99   | PRG1_PR00GP011<br>PRG1_MDIODATA | ETH2_RGMII_TA_CTL<br>ETH2/3_MDIO | Bidirectional |
|            |                                 |                                  |               |
| 100        | PRG1_PRU0GPO14                  | ETH2_RGMII_TD2                   | Output        |
| 101        | DGND                            | DGND                             | Power         |
| 102        | PRG1_PRU0GPO15                  | ETH2_RGMII_TD3                   | Output        |
| 103        | PRG1_RGMII2_ETH2_CLK            | ETH3_CLK                         | Output        |
| 104        | DGND                            | DGND                             | Power         |

# Table 28. 120-pin Application Connector (J18) Pin-out (continued)

| Pin Number | CP Card Signals      | GP EVM Card Signals | Direction |
|------------|----------------------|---------------------|-----------|
| 105        | DGND                 | DGND                | Power     |
| 106        | PRG0_RGMII2_ETH2_CLK | ETH2_CLK            | Output    |
| 107        | DGND                 | DGND                | Power     |
| 108        | DGND                 | DGND                | Power     |
| 109        | DGND                 | DGND                | Power     |
| 110        | PRG1_PRU0GPO12       | ETH2_RGMII_TD0      | Output    |
| 111        | DGND                 | DGND                | Power     |
| 112        | DGND                 | DGND                | Power     |
| 113        | APP_CARD_PSTN        | DGND                | Input     |
| 114        | PRG1_PRU0GPO13       | ETH2_RGMII_TD1      | Output    |
| 115        | DGND                 | DGND                | Power     |
| 116        | DGND                 | DGND                | Power     |
| 117        | DGND                 | DGND                | Power     |
| 118        | DGND                 | DGND                | Power     |
| 119        | DGND                 | DGND                | Power     |
| 120        | DGND                 | DGND                | Power     |

## Table 28. 120-pin Application Connector (J18) Pin-out (continued)

# Table 29. 60-pin Application Connector (J16) Pin-out

| Pin No. | CP Card Signals | GP EVM Card Signals | Direction     |
|---------|-----------------|---------------------|---------------|
| 1       | VCC3V3_IO       | VCC_3V3             | Power         |
| 2       | VCC_5V0         | VCC_5V0             | Power         |
| 3       | VCC3V3_IO       | VCC_3V3             | Power         |
| 4       | VCC_5V0         | VCC_5V0             | Power         |
| 5       | VCC3V3_IO       | VCC_3V3             | Power         |
| 6       | VCC_5V0         | VCC_5V0             | Power         |
| 7       | NC              | NC                  | NA            |
| 8       | NC              | NC                  | NA            |
| 9       | NC              | NC                  | NA            |
| 10      | NC              | NC                  | NA            |
| 11      | NC              | NC                  | NA            |
| 12      | NC              | NC                  | NA            |
| 13      | DGND            | DGND                | Power         |
| 14      | NC              | NC                  | NA            |
| 15      | SOC_WKUP_SCL    | EEPROM_I2C_SCL      | Output        |
| 16      | NC              | NC                  | NA            |
| 17      | SOC_WKUP_SDA    | EEPROM_I2C_SDA      | Bidirectional |
| 18      | DGND            | DGND                | Power         |
| 19      | DGND            | DGND                | Power         |
| 20      | SOC_SPI0_CLK    | IDK_SPI_CLK_3V3     | Output        |
| 21      | SOC_I2C0_SCL    | IDK_I2C_SCL_C       | Output        |
| 22      | DGND            | DGND                | Power         |
| 23      | SOC_I2C0_SDA    | IDK_I2C_SDA_C       | Bidirectional |
| 24      | SOC_SPI0_CS1    | IDK_SPI_CSN_3V3     | Output        |
| 25      | DGND            | DGND                | Power         |
| 26      | SOC_SPI0_D0     | NC                  | NA            |
| 27      | UART1_CTS       | PRG1_IEP1_LATCH_IN0 | Output        |

| Pin No. | CP Card Signals | GP EVM Card Signals | Direction |
|---------|-----------------|---------------------|-----------|
| 28      | SOC_SPI0_D1     | IDK_SPI_MISO_3V3    | Input     |
| 29      | UART1_RTS       | ETH_LED8            | Output    |
| 30      | MCU_MCAN0_TX    | CAN0_TX             | Output    |
| 31      | UART1_RX        | ETH_LED6            | Output    |
| 32      | MCU_MCAN0_RX    | CAN0_RX             | Input     |
| 33      | UART1_TX        | ETH3_LED_LINK       | Output    |
| 34      | MCU_MCAN1_TX    | CAN1_TX             | Output    |
| 35      | NC              | NC                  | NA        |
| 36      | MCU_MCAN1_RX    | CAN1_RX             | Input     |
| 37      | NC              | NC                  | NA        |
| 38      | PORZ_OUT        | PORZ_OUT            | Output    |
| 39      | NC              | NC                  | NA        |
| 40      | CARD ID_APP_A0  | EEPROM_A0           | Output    |
| 41      | NC              | NC                  | NA        |
| 42      | CARD ID_APP_A1  | EEPROM_A1           | Output    |
| 43      | NC              | NC                  | NA        |
| 44      | CARD ID_APP_A2  | EEPROM_A2           | Output    |
| 45      | NC              | NC                  | NA        |
| 46      | NC              | NC                  | NA        |
| 47      | NC              | NC                  | NA        |
| 48      | NC              | NC                  | NA        |
| 49      | NC              | NC                  | NA        |
| 50      | NC              | NC                  | NA        |
| 51      | NC              | NC                  | NA        |
| 52      | VDD_2V5         | VCC_2V5             | Power     |
| 53      | NC              | NC                  | NA        |
| 54      | VDD_2V5         | VCC_2V5             | Power     |
| 55      | VCC1V8          | VCC_1V8             | Power     |
| 56      | VDD_1V0         | VCC_1V0             | Power     |
| 57      | VCC1V8          | VCC_1V8             | Power     |
| 58      | VDD_1V0         | VCC_1V0             | Power     |
| 59      | VCC1V8          | VCC_1V8             | Power     |
| 60      | VDD_1V0         | VCC_1V0             | Power     |

### Table 29. 60-pin Application Connector (J16) Pin-out (continued)

### 3.3.11 SERDES Interface

The AM65x processor has two SERDES lanes, which support multiplexed USB3.0, PCIe Gen3, or SGMII functionalities. There is a dedicated USB 2.0 (USB0) port terminated to the SERDES connector.

The SERDES0 lane can be configured as a PCIe, USB3.0, or SGMII port. The SERDES1 lane can be configured as PCIe or SGMII. All the signals are terminated to the SERDES connector, allowing various SERDES daughter cards to interface with the processor card. The PCIe lanes can be configured a single 2-lane port or two 1-lane ports independently.

The pin-out of SERDES connector is shown in Table 30.



# Table 30. SERDES High Speed Connector (J5) Pin-out

| Pin no. | Signal                 | Direction     |
|---------|------------------------|---------------|
| 1       | DGND                   | Power         |
| 2       | SOC_MCU_SCL            | Output        |
| 3       | SOC_MCU_SDA            | Bidirectional |
| 4       | DGND                   | Power         |
| 5       | USB0_DRV_VBUS          | Power         |
| 6       | <br>GPIO_SGMII_PHY_RST | Output        |
| 7       | DGND                   | Power         |
| 8       | BOARDID_SERDES_A0      | Power         |
| 9       | BOARDID_SERDES_A1      | Power         |
| 10      |                        | Power         |
| 11      | BOARDID_SERDES_A2      | Output        |
| 12      | PCIe_GPIO_RESET_IN     | Input         |
| 12      |                        | Power         |
| 10      | USB0_ID_SOC            |               |
| 15      | PRG2_MDIO              | Bidirectional |
| 15      | PRG2_MDC               | Output        |
| 10      | DGND                   | Power         |
| 18      | VCC3V3_IO              | Power         |
| 19      | VCC3V3_IO<br>VCC3V3_IO | Power         |
| 20      | DGND                   | Power         |
| 20      | PCIE0_PRSNTN           |               |
| 21      |                        | Input         |
|         | PCIE1_PRSNTN           | Input         |
| 23      |                        | Power         |
| 24      | SOC_SERDES_REFCLK0_N   | Input         |
| 25      | SOC_SERDES_REFCLK0_P   | Input         |
| 26      | DGND                   | Power         |
| 27      | REFCLK1N               | Output        |
| 28      | REFCLK1P               | Output        |
| 29      | DGND                   | Power         |
| 30      | PORZ_OUT               | Output        |
| 31      | NC                     | NA            |
| 32      | DGND                   | Power         |
| 33      | SOC_WKUP_SCL           | Output        |
| 34      | SOC_WKUP_SDA           | Bidirectional |
| 35      | DGND                   | Power         |
| 36      | USB0_DM                | Bidirectional |
| 37      | USB0_DP                | Bidirectional |
| 38      | DGND                   | Power         |
| 39      | USB0_PCIE0_SGMII0_RXP0 | Input         |
| 40      | USB0_PCIE0_SGMII0_RXN0 | Input         |
| 41      | DGND                   | Power         |
| 42      | USB0_PCIE0_SGMII0_TXP0 | Output        |
| 43      | USB0_PCIE0_SGMII0_TXN0 | Output        |
| 44      | DGND                   | Power         |
| 45      | SERDES_BRD_DET         | Input         |
| 46      | GPIO_SGMII_PHY_INT     | Input         |
| 47      | USB0_VBUS              | Power         |
| 48      | DGND                   | Power         |

| Pin no. | Signal               | Direction |
|---------|----------------------|-----------|
| 49      | PCIE1_SGMII1_TXP1    | Output    |
| 50      | PCIE1_SGMII1_TXN1    | Output    |
| 51      | DGND                 | Power     |
| 52      | PCIE1_SGMII1_RXN1    | Input     |
| 53      | PCIE1_SGMII1_RXP1    | Input     |
| 54      | DGND                 | Power     |
| 55      | SOC_SERDES_REFCLK1_N | Input     |
| 56      | SOC_SERDES_REFCLK1_P | Input     |
| 57      | DGND                 | Power     |
| 58      | REFCLKON             | Output    |
| 59      | REFCLK0P             | Output    |
| 60      | DGND                 | Power     |

### Table 30. SERDES High Speed Connector (J5) Pin-out (continued)

### Table 31. SERDES Power and Control Signals Pin-out (J6)

| Pin no. | Signal  | Direction |
|---------|---------|-----------|
| 1       | VCC_2V5 | Power     |
| 2       | VCC_1V0 | Power     |
| 3       | VCC_1V8 | Power     |
| 4       | DGND    | Power     |
| 5       | DGND    | Power     |
| 6       | DGND    | Power     |
| 7       | 12V0    | Power     |
| 8       | 5V0     | Power     |
| 9       | 12V0    | Power     |
| 10      | 5V0     | Power     |

### 3.3.12 GPMC/DSS Interface

The GPMC/DSS interface from the AM65x processor is routed to the GPMC/DSS expansion connector. This connector can be used to install an HDMI or DP adapter daughter card. The connector can also be used to attach to a circuit using the GPMC address/data bus interface. The function of the pins is defined by the pinmux definition.

The following interfaces are available on the GPMC/DSS connector:

- Multiplexed GPMC and DSS signals. The signals are at 3.3-V I/O level.
- McASP1 interface signals to support HDMI audio. The MCASP1 signals are multiplexed with PRG0\_RGMII1 signals. Resistor options are provided to select the required interface. The McASP1 signals are at 1.8-V I/O level.
- MCU\_I2C0 for configuration and control. The signals are at 3.3-V I/O level.
- WKUP I2C to connect to card ID memory. The signals are at 3.3-V I/O level.
- SPI1 interface for configuration and control. The signals are at 3.3-V I/O level.

The McAPS1 signals are multiplexed with the PRG0\_RGMII signals of the application card. Resistor options are provided on the processor card to select the required interface, as shown in Figure 23. Refer to Table 32 for details.

The board supports an option to mount a 60-pin connector (QSH-030-01-L-D-A-K) or a 120-pin connector (QSH-060-01-L-D-A-K). These connector footprints are overlapped such that only one of them can be mounted. By default, the 60-pin connector is mounted.



Common Processor Board

GPMC/DSS, I2C, and USB 2.0 signals are connected to 60-pin connector (J36). The McASP1 signals are connected to the second half of the 120-pin connector. Thus, to access the McASP1 signals, the 60-pin should be unmounted and 120-pin connector should be mounted.

| Pin No. | Signal               | Direction     |
|---------|----------------------|---------------|
| 1       | VOUT1_DATA23_        | Output        |
| 2       | VCC1V8               | Power         |
| 3       | VOUT1_DATA22         | Bidirectional |
| 4       | VCC1V8               | Power         |
| 5       | VOUT1_DATA21         | Power         |
| 6       | NC                   | NA            |
| 7       | VOUT1_DATA20         | Bidirectional |
| 8       | CARDID_HDMI_A0       | Output        |
| 9       | VOUT1_DATA19         | Bidirectional |
| 10      | CARDID_HDMI_A1       | Output        |
| 11      | VOUT_D18_BOOTMODE18  | Bidirectional |
| 12      | CARDID_HDMI_A0       | Power         |
| 13      | VOUT_D17_BOOTMODE17  | Bidirectional |
| 14      | NC                   | NA            |
| 15      | VOUT_D16_BOOTMODE16  | Bidirectional |
| 16      | PORZ_OUT             | Output        |
| 17      | DGND                 | Power         |
| 18      | HDMI_GPMC_BRD_DET    | Input         |
| 19      | VOUT_D15_BOOTMODE15  | Bidirectional |
| 20      | VOUT1_PCLK           | Output        |
| 21      | VOUT_D14_BOOTMODE14  | Bidirectional |
| 22      | DGND                 | Power         |
| 23      | VOUT_D13_BOOTMODE13  | Bidirectional |
| 24      | VOUT1_VSYNC          | Output        |
| 25      | VOUT_D12_BOOTMODE12  | Bidirectional |
| 26      | VOUT1_HSYNC_TEST_HDR | Output        |
| 27      | VOUT_D11_BOOTMODE11  | Bidirectional |
| 28      | VOUT1_DE_TEST_HDR    | Output        |
| 29      | VOUT_D10_BOOTMODE10  | Bidirectional |
| 30      | DGND                 | Power         |
| 31      | VOUT_D9_BOOTMODE9    | Bidirectional |
| 32      | SOC_MCU_SCL          | Output        |
| 33      | VOUT_D8_BOOTMODE8    | Bidirectional |
| 34      | SOC_MCU_SDA          | Bidirectional |
| 35      | DGND                 | Power         |
| 36      | DGND                 | Power         |
| 37      | VOUT_D7_BOOTMODE7    | Bidirectional |
| 38      | GP1_TOUCH_EVT        | Output        |
| 39      | VOUT_D6_BOOTMODE6    | Bidirectional |
| 40      | CON_LCD_PWR_DN       | Output        |
| 41      | VOUT_D5_BOOTMODE5    | Power         |
| 42      | SOC_SPI1_CS1         | Output        |
| 43      | VOUT_D4_BOOTMODE4    | Bidirectional |
| 44      | SOC_SPI1_MOSI        | Output        |

### Table 32. HDMI/GPMC Connector (J35) Pin-out

| Pin No. | Signal                | Direction     |
|---------|-----------------------|---------------|
| 45      | VOUT_D3_BOOTMODE3     | Bidirectional |
| 46      | SOC_SPI1_MISO         | Input         |
| 47      | VOUT_D2_BOOTMODE2     | Bidirectional |
| 48      | SOC_SPI1_CLK          | Output        |
| 49      | VOUT_D1_BOOTMODE1     | Bidirectional |
| 50      | USB1_HDMI_GPMC_DRVBUS | Output        |
| 50      | VOUT_D0_BOOTMODE0     | Bidirectional |
| 52      | USB1_HDMI_GPMC_DM     | Bidirectional |
| 53      |                       | NA            |
| 54      | USB1_HDMI_GPMC_DP     | Bidirectional |
| 55      | VCC_5V0               |               |
|         |                       | Power         |
| 56      | VCC3V3_IO             | Power         |
| 57      | VCC_5V0               | Power         |
| 58      | VCC3V3_IO             | Power         |
| 59      | VCC_5V0               | Power         |
| 60      | VCC3V3_IO             | Power         |
| 61      | NC                    | NA            |
| 62      | NC                    | NA            |
| 63      | NC                    | NA            |
| 64      | NC                    | NA            |
| 65      | NC                    | NA            |
| 66      | NC                    | NA            |
| 67      | NC                    | NA            |
| 68      | NC                    | NA            |
| 69      | NC                    | NA            |
| 70      | NC                    | NA            |
| 71      | NC                    | NA            |
| 72      | NC                    | NA            |
| 73      | NC                    | NA            |
| 74      | NC                    | NA            |
| 75      | NC                    | NA            |
| 76      | NC                    | NA            |
| 77      | NC                    | NA            |
| 78      | NC                    | NA            |
| 79      | NC                    | NA            |
| 80      | NC                    | NA            |
| 81      | NC                    | NA            |
| 82      | NC                    | NA            |
| 83      | NC                    | NA            |
| 84      | NC                    | NA            |
| 85      | NC                    | NA            |
| 86      | NC                    | NA            |
| 87      | NC                    | NA            |
| 88      | NC                    | NA            |
| 89      | NC                    | NA            |
| 90      | NC                    | NA            |
| 90      | NC                    | NA            |

## Table 32. HDMI/GPMC Connector (J35) Pin-out (continued)

| Pin No. | Signal            | Direction |  |
|---------|-------------------|-----------|--|
| 92      | NC                | NA        |  |
| 93      | NC                | NA        |  |
| 94      | NC                | NA        |  |
| 95      | NC                | NA        |  |
| 96      | NC                | NA        |  |
| 97      | NC                | NA        |  |
| 98      | NC                | NA        |  |
| 99      | NC                | NA        |  |
| 100     | NC                | NA        |  |
| 101     | NC                | NA        |  |
| 102     | NC                | NA        |  |
| 103     | NC                | NA        |  |
| 104     | NC                | NA        |  |
| 105     | MCASP1_AFSX_3V3   | IO        |  |
| 106     | NC                | NA        |  |
| 107     | MCASP1_AXR1_3V3   | IO        |  |
| 108     | NC                | NA        |  |
| 109     | MCASP1_ACLKX_3V3  | IO        |  |
| 110     | NC                | NA        |  |
| 111     | MCASP1_AHCLKX_3V3 | IO        |  |
| 112     | NC                | NA        |  |
| 113     | MCASP1_AXR0_3V3   | IO        |  |
| 114     | NC                | NA        |  |
| 115     | MCASP1_ACLKR_3V3  | IO        |  |
| 116     | NC                | NA        |  |
| 117     | MCASP1_AFSR_3V3   | IO        |  |
| 118     | NC                | NA        |  |
| 119     | MCASP1_AHCLKR_3V3 | IO        |  |
| 120     | NC                | NA        |  |

## Table 32. HDMI/GPMC Connector (J35) Pin-out (continued)

### 3.3.13 I2C Interface

There are five I2C interfaces on the common processor card. All the I2C interface signals use the 3.3-V I/O level.

- WKUP\_I2C0 is interfaced to a presence detect latch to identify the daughter cards which are presently installed. In addition, the processor board and each daughter card has a Board ID memory device connected to WKUP\_I2C0. The Board ID memories contain identification and configuration information for the cards. The WKUP\_I2C0 is also used to communicate with the power supply IC for the SoC\_MPU rail, allowing modification of the voltage.
- I2C0 is connected to the on-card RTC, LED driver, I/O expander, and application connector to interface the I/O expander. This I2C is also connected to a test header J33 for AM65x processor slave operation. Pin outs of the I2C test header is given in Table 33.

| Pin no. | Signal   |
|---------|----------|
| 1       | DGND     |
| 2       | I2C0_SDA |
| 3       | 12C0_SCL |

## Table 33. I2C Test Header (J33) Pin-out



- 3. I2C1 is connected to a display adapter connector.
- 4. MCU\_I2C0 is connected to BOOT EEPROM, SERDES connector, GPMC/DSS connector, display port adopter interface, and camera connector.
- 5. I2C2 is connected to current monitors, temperature sensors, and the test automation header.

I2C0 and I2C1 are powered by VDDSHV\_GENERAL, WKUP\_I2C0 and MCU\_I2C0 are powered by VDDS\_WKUP\_GENERAL, and I2C2 is powered by VDDSHV\_GPMC supply.

One test header for I2C0 is provided for any external validation. Figure 24 and Figure 25 depicts the I2C tree.











## 3.3.14 SPI Interface

Of the six SPI interfaces supported by the AM65x processor, three are used on the processor card:

- SPI0: A 128-Mbit SPI NOR Flash of part number MT25QL128ABA8E12 is interfaced to the SPI0 port
  of the AM65x. In addition, SPI0 is also connected to the application connector. SPI\_CS0 and SPI\_CS1
  chip select signals are used for the serial flash and application connector, respectively.
- SPI1 is connected to the display connector, GPMC/DSS connector, and test header. The SPI1 interface signals are at a 3.3-V I/O level. SPI1\_CS0 is connected to the display connector and SPI\_CS1 is connected to the GPMC/DSS connector. The chip selects SPI1\_CS0 and SPI\_CS1 are also connected to the test header, through resistors (R316 and R317) as shown in Table 35. By

default, these resistors are not installed. To use the SPI functionality on the header, either R316 or R317 must be mounted. Pin-outs of the test header (J20) are given in Table 34.

## Table 34. SPI1 Header (J20) Pin-out

| Pin no. | Signal    |
|---------|-----------|
| 1       | SPI1_MOSI |
| 2       | SPI1_MISO |
| 3       | SPI1_CS   |
| 4       | SPI1_CLK  |
| 5       | DGND      |

### Table 35. Resistors for Selecting CS Signals for Test Automation Header

| Selected SPI1_CS Signal for Test Header | Mount | Unmount |
|-----------------------------------------|-------|---------|
| SPI1_CS1                                | R316  | R311    |
| SPI1_CS0                                | R317  | R675    |

• The MCU\_SPI is interfaced to the CSI-2 connector.

The SPI0 and SPI1 interface signals are powered by the VDDSHV\_GENERAL power supply of SoC and are at the 3.3-V I/O level.

The MCU\_SPI interface signals are powered by the VDDSHV\_WKUP\_GENERAL power supply of SoC and are at the 3.3-V I/O level.





Figure 26. SPI Tree



#### 3.3.15 Timer and Interrupt

The card supports the following timer and interrupt options.

### 3.3.15.1 Timer

There are 6 timer outputs available over the test header (J39) on the common processor card. The timer signals IO2, IO3, IO6, and IO7 are muxed with the VOUT signals of the SoC. Jumpers are provided on the common processor card to select the required interface, as shown in Figure 27.

| VOUT1_DATA21 | RA17 54 0EVOUT1_DATA21_TEST_HDR                                                                                                                     |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VOUT1_DATA23 | 6 3 VOUT1_DATA23_TEST_HDR                                                                                                                           |  |
| VOUT1_HSYNC  | 7 2 VOUT1_HSYNC_TEST_HDR                                                                                                                            |  |
| VOUT1_DE     | 8 1 VOUT1_DE_TEST_HDR                                                                                                                               |  |
|              | RA6       5       4       DNI       TIMER_IO7         6       3       TIMER_IO6         7       2       TIMER_IO3         8       1       TIMER_IO2 |  |

## Figure 27. Jumpers for Selecting Timer Signals

The following resisters are mounted or unmounted to select the timer signals on the test header.

### Table 36. Timer Pin Selection

| Refdes | Mount/Unmount |
|--------|---------------|
| RA17   | Unmount       |
| RA6    | Mount         |

## Table 37. Timer Header(J19) Pin-out

| Name | Net Name  | Direction |
|------|-----------|-----------|
| 1    | TIMER_IO0 | Output    |
| 2    | TIMER_IO1 | Output    |
| 3    | TIMER_IO2 | Output    |
| 4    | TIMER_IO3 | Output    |
| 5    | TIMER_IO6 | Output    |
| 6    | TIMER_I07 | Output    |
| 7    | DGND      | Power     |

### 3.3.15.2 Interrupt

There are 2 push-button interrupts (SW5, SW6) supported for the wake-up domain of the processor on the common processor card. These interrupts are implemented with a Schmitt-trigger buffer and RC delays to avoid any de-bounce effects triggering the interrupts.

The push-button SW5 is mapped to WKUP\_GPIO0\_13, and SW6 is mapped to WKUP\_GPIO0\_27.

#### 3.3.16 Fan Connector

A 3-pin header (J9) of part number 440054-3 is provided for powering a fan, if needed. The fan is not provided with the EVM.





## 4 x1 Lane PCIe/USB3 Personality Card



Figure 29. x2 Lane PCIe Card

## 4.1 Key Features

Interface:

- Includes high-speed connector to interface with the AM65x common processor board
- Includes one x1 PCIe connector
- Accepts PCIe form factor daughter card
- Supports PCIe Gen 3 operation
- Includes Board ID EEPROM
- Includes a USB 3.0 interface

### **Power Supply:**

- A 10-pin power connector for DC input: 3.3 V, 2.5 V, 1 V, 1.8 V, and 5 V
- Powered by MAXWELL common processor board







# 4.2 Overview of PClex1/USB3 Daughter Card

This section provides an overview of the different interfaces on the PCIex1/USB3 daughter card.

## 4.2.1 Personality Card Connectors

There are two board interconnects (J22 and J23) provided on this card mounting on the common processor card. A 10-pin connector J23 for power and a 60-pin connector J22 for high-speed SERDES signals are used.

# 4.2.2 USB 3.0 Interface

The daughter card includes one USB 3.0 interface connected to the USB0 port of the AM65x processor through the SERDES connector. The USB signals are terminated to a USB micro AB connector J4, and a supporting circuitry with a header J5 is included to allow the USB interface to be configured as a host.

A 2x3 header (J5) is provided to install the 2-position ganged shunt to configure the port for host mode, as shown in Figure 31. Place the shunt on pins 1 and 2 to enable bulk capacitance on VBUS, and place the shunt on pins 5 and 6 to connect the ID pin to ground.



Figure 31. J5 Header for USB 3.0 Host Operation

The daughter card can provide maximum of 500 mA, 5 V to the slave device. A power switch is included to power the slave device, which is controlled by the DRV\_VBUS signal from the AM65x processor.

# 4.2.3 PCIe Interface

The x1 lane PCIe daughter card includes one x1 lane PCIe connector J7 to accept PCIe form factor daughter cards and support PCIe Gen3 operation. The pin-out of the x1 lane connector follows PCIe standard. MCU\_I2C is used for control. The link activation signals (WKUP) from the PCIe connectors are terminated to the SERDES connector, which is used to interrupt the processor in the processor board.

Reset: a 3-pin header J14 is provided to select the reset source for the host and end-point PCIe operation. Short pin 1 and pin 2 of the header J14 for device operation of the PCIe card, or short pin 2 and pin 3 for host operation of the PCIe card.

# 4.2.4 x1 Lane PCIe/USB3 Daughter Card Clocking

The PCIe reference clock can be sourced by the SoC, clock generator, or PCIe card depending on whether the SoC is configured for Root complex (RC) or End point (EP). A programmable clock generator is used to generate the 100-MHz HCSL clock to drive the PCIe reference clock input of the SOC.

Resistor options are provided to select the clock source for PCIe RC and EP operation, as explained below.

For PCIe RC operation, the reference clock can be sourced directly from the SOC to the PCIe EP or from the clock generator to the SoC and PCIe EP. Selection can be made through jumpers, as shown in Table 38.

| Clock selected                                          | Mount | Unmount |  |
|---------------------------------------------------------|-------|---------|--|
| Reference clock for SOC from clock generator            | R136  | R140    |  |
|                                                         | R135  | R139    |  |
| Reference clock for PCIe connector from SOC             | R280  | R143    |  |
|                                                         | R281  | R142    |  |
| Reference clock for PCIe connector from clock generator | R143  | R280    |  |
|                                                         | R142  | R281    |  |

### Table 38. Selection of Reference Clock for PCIe Host Operation

For PCIe EP, the SOC clock input can be sourced by the PCIe RC or from the clock generator. Selection can be made through jumpers, as shown in Table 39.

### Table 39. Selection of Reference Clock for PCIe Endpoint Operation

| Clock selected                               | Mount | Unmount |
|----------------------------------------------|-------|---------|
| Reference clock for SOC from clock generator | R136  | R140    |
|                                              | R135  | R139    |
| Reference clock for SOC from PCIe connector  | R140  | R136    |
|                                              | R139  | R135    |

### 4.2.5 Board ID EEPROM Interface

The PClex1/USB3 daughter card is identified by its version and serial number, which are stored in the onboard EEPROM. The EEPROM is accessible on the address 0x54.

The AM65x CP board includes a CAT24C256W I2C EEPROM ID memory. The first 57 bytes of addressable EEPROM memory are preprogrammed with identification information for each board. The remaining 32711 bytes are available to the user for data or code storage.

### Table 40. Board ID Memory Header Information

| Header   | Field Name | Nbr bytes | Comments                                           |
|----------|------------|-----------|----------------------------------------------------|
| EE3355AA | MAGIC      | 4         | Magic Number                                       |
|          | TYPE       | 1         | Fixed length and variable position board ID header |
|          |            | 2         | Size of payload                                    |
| BRD_INFO | TYPE       | 1         | payload type                                       |
|          | Length     | 2         | offset to next header                              |
|          | Board_Name | 16        | Name of the board                                  |
|          | Design_Rev | 2         | Revision number of the design                      |
|          | PROC_Nbr   | 4         | PROC number                                        |
|          | Variant    | 2         | Design variant number                              |
|          | PCB_Rev    | 2         | Revision number of the PCB                         |
|          | SCHBOM_Rev | 2         | Revision number of the schematic                   |
|          | SWR_Rev    | 2         | software release number                            |
|          | VendorID   | 2         |                                                    |
|          | Build_Week | 2         | week of the year of production                     |
|          | Build_Year | 2         | year of production                                 |
|          | BoardID    | 6         |                                                    |
|          | Serial_Nbr | 4         | incrementing board number                          |
| END_LIST | TYPE       | 1         | End Marker                                         |



#### 4.2.6 x1 Lane PCIe/USB3 Daughter Card Power

The daughter card receives 12-V, 5-V, and 1.8-V power from the processor card through a 10-pin power connector J23, and 3.3-V power from the SERDES connector. The daughter card includes a DC-DC converter to generate 3.3 V from 12 V to power the PCIe daughter cards.

### 5 Known Issues

The following issues exist on the E3 version of the GP EVM.

### 5.1 Additional LDO Power Supply Needed for VDDA\_1P8\_SERDES0

ISSUE: The LP5912-1.8DRVT U60 on the common processor board is rated at 500 mA. It is used to drive the analog 1.8-V inputs to the AM6548. Initial testing has shown that this supply is underrated in some use cases.

SOLUTION: Customers should include a second 500-mA LDO specifically for the VDDA\_1P8\_SERDES0 power input on pins AA14, AB13, and AB15. This resolves the issue with U60.

#### 5.2 Length of the RESET Signal to the PCIE Connectors on the SERDES Daughter Card

ISSUE: The RESET signal going to the PCIE daughter card is controlled by the PORz\_OUT and a GPIO signal. The reset signal goes high when PORz\_OUT is deactivated. This does not allow the software time to prepare for the release of the reset.

SOLUTION: Customers should ensure that the PCIE reset is extended until the software is ready to remove the PCIE from reset. The next revision of the EVM will include a pull-down resistor on the GPIO control for the PCIE reset signal, holding the connector in reset until the GPIO is set high by software.

WORKAROUND: Software can place the GPIO low to put the PCIE in reset, and then release the reset when the software is ready.

### 5.3 The PORz\_OUT and MCU\_PORz\_OUT Signals Go High During Power Sequencing

ISSUE: The logic controlling the PORz\_OUT and MCU\_PORz\_OUT signals requires clock and the VDD\_CORE supply before it drives these signal low. During a power sequence, the PORz\_OUT and MCU\_PORz\_OUT start to rise when the I/O voltage for the VDDSO\_WKUP is applied. They remain high until the VDD\_CORE is applied. When VDD\_CORE is present, the PORz\_OUT and MCU\_PORz\_OUT are driven low and remain low until the part is released from reset.

SOLUTION: Customers should include a pull-down resistor on PORz\_OUT and a separate pull-down resistor on MCU\_PORz\_OUT. This keeps these signals low until the part is released from reset.

### 5.4 The WKUP\_LFOSC\_RTC\_XIN Signal Pulled to the Wrong I/O Voltage

ISSUE: WKUP\_LFOSC\_RTC\_XIN signal output from the MCP79410 Real-time Clock component is currently pulled the VCC3V3\_IO rail with a  $10K-\Omega$  resistor. This signal is an input to the WKUP\_LFOSC\_XI on the SoC, which is operating at 1.8 V.

SOLUTION: Customers should provide a clock input to the WKUP\_LFOSC\_XI input using a 1.8-V I/O signal if a crystal is not used.

WORKAROUND: The 32-KHz clock from the RTC component is not currently used by the SoC. R551 can be removed to isolate the output.

### 5.5 The Crystal Y3 is Not Implemented With the Proper Load Capacitors

ISSUE: Y3 was selected before the load capacitance specification was available, and requires a load capacitance higher than the specification in the data manual. Y3 will be replaced with a different crystal in the next revision of the common processor board.

SOLUTION: Customers should select a crystal with a load capacitance that is within the range specified in the data manual.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated