

## TIDA-00530,

Automotive Power Reference Design for Low Power TDA3x Based Systems

### **Test Setup**

The following diagrams show how to set up for various tests

### Ripple and Thermal Image Setup



Figure 1: Setup for measuring output voltage ripple of DCDC converters

### Load Transient Setup





Figure 2: Setup for conducting Load Transient tests





Figure 3: Setup for measuring DCDC efficiency



### Load Regulation Setup

Figure 4: Setup for measuring Load Regulation





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems **Electrical Transient Setup** 



Figure 5: Electrical Transient Setup (NSG 5500 used for Transient Generator)



Figure 6: Picture of setup for transient tests

To work with the NSG 5500 you will also need the <u>Teseq AutoStar software</u>, which has pre-defined pulses which the user can tweak to meet specific requirements. Below is an example:



TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems



Figure 7: AutoStar setup for Pulse 1

### **Test Data**

The following sections show the test data from characterizing the switching power supplies in the system.

### **DCDC Efficiency**





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 8: V3P3 Efficiency





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 9: VEVE Efficiency





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 10: VCORE Efficiency



TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 11: VCAN Efficiency





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 12: VDDQ Efficiency

**V3P3** 0.3 0.2 Output Voltage Normalized (%) 0 1.0-0 VIN = 8V VIN = 12V VIN = 16V -0.2 -0.3 0 0.25 0.5 0.75 1.25 1.5 1.75 2 2.25 2.5 1 **Output Current (A)** 

The results below show the % deviation from nominal output voltage as a function of output current.

Figure 13: V3P3 Load Regulation 0-2.5A, 8-16Vin





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems







TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems















TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 17: VDDQ Load Regulation 0-1A



# TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems *Start-up sequencing waveforms*

These images show the sequencing of relevant supplies during power-up.



Figure 18: Startup Waveform 1

Ch.1: V3P3

Ch.2: VDDIO

Ch.3: V\_MEM

Ch.4: V\_ANLG



Figure 19: Startup Waveform 2

Ch.1: V\_ANLG Ch.2: V CORE

Ch.3: V\_EVE

Ch.4: VDD\_SHV

# TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems **Power-down sequencing waveforms**



These images show the sequencing of relevant supplies during power-down

Figure 20: Shutdown Waveform 1

Ch.1: VDD\_SHV Ch.2: V\_EVE Ch.3: V\_CORE

Ch.4: V\_ANLG



Figure 21: Shutdown Waveform 2

Ch.1: V\_CORE Ch.2: V\_ANLG Ch.3: V\_MEM Ch.4: VDDIO



## TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems **DCDC output voltage ripple**

The images below show the output voltage ripple at full load of each DCDC. Where possible the switch node is also shown. Vin=12V



Figure 22: V3P3, VOUT = 3.3V, IOUT = 2.5A



Figure 23: **V\_EVE**, **VOUT** = 1.06**V**, **IOUT** = 1.2A







Figure 24: V\_CORE, VOUT = 1.06V, IOUT = 1.2A



Figure 25: VDDQ, VOUT = 1.5V, IOUT = 1A





TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems

Figure 26: V\_CAN, VOUT = 5V, IOUT = 200mA

### **DCDC Load Transients**

The below images show the transient response for load-step and load-release at 25% of full load.



Figure 27: V3P3, VOUT = 3.3V, IOUT\_STEP = 500mA



TIDA-00530 Automotive Power Reference Design for Low Power TDA3x Based Systems



Figure 28: V\_EVE, VOUT = 1.06V, IOUT\_STEP = 300mA



Figure 29: V\_CORE, VOUT = 1.06V, IOUT\_STEP = 300mA





Figure 30: VDDQ, VOUT = 1.5V, IOUT\_STEP = 250mA



Figure 31: V\_CAN, VOUT = 5V, IOUT\_STEP = 50mA

### Thermal images

The below images show the temperature rise of the different components on the board at various load conditions.





Figure 32: LM74610 (reverse polarity protection) FET, no load



Figure 33: LM74610 (reverse polarity protection) FET, full board load, steady state





Figure 34: LM53603 (Wide-VIN Buck) IC, no load, steady state



Figure 35: LM53603 (Wide-VIN Buck) IC, full load, steady state





Figure 36: LM53603 (Wide-VIN Buck) inductor, full load, steady state



Figure 37: LP8731 IC, no load, steady state





Figure 38: LP8731 IC, all 4 rails full load, steady state



Figure 39: VDDQ IC, no load, steady state





Figure 40: VDDQ IC, full load, steady state



Figure 41: VDDQ inductor, full load, steady state





Figure 42: VCAN IC, no load, steady state



Figure 43: VCAN IC, full load, steady state

### **Electrical Transient Testing**

We performed three electrical transient test pulses to verify our transient suppression scheme: ISO 7637-2:2004 Pulse 1, 2a, and 5b (Clamped/Suppressed Load Dump). A battery DC voltage of 13.5V is used for all tests. All yellow traces are pulse inputs, and blue traces are the output of the WVIN buck converter (LM53603).

### 1.1.1 ISO Pulse 1





Figure 44: Pulse 1 test pulse

The pulse was first verified open-circuit. The following parameters were used:

- V<sub>min</sub> = -100V (-99.2 achieved)
- $R_{source} = 4\Omega$
- $T_{rise} = 1 \mu s$
- T<sub>duration</sub> = 2ms

We then subjected our circuit to the pulse and measured the disturbance to the output of the WVIN buck converter:



Figure 45: TVS circuit clamps the negative voltage to -20.4V

Though it is not shown here, the LM74610 disconnects the circuit from the input within a few  $\mu$ s of the pulse, and the output is sustained by the input capacitors until the supply voltage recovers.





Figure 46: Maximum overshoot is 4.2V which protects downstream circuits



Figure 47: Maximum undershoot is 2.2V, which may be too low to maintain some downstream converters regulation. Additional hold-up caps can be added to converter inputs to prevent loss of regulation during the pulse

#### 1.1.2 ISO Pulse 2a





Figure 48: Pulse 2a test pulse

The pulse was first verified open-circuit. The following parameters were used:

- V<sub>pulse</sub> = 75V (77.2V achieved), superimposed on 13.5V DC (so ~90.7V max)
- $R_{source} = 4\Omega$
- T<sub>rise</sub> = 1μs
- T<sub>duration</sub> = 50μs

We then subjected our circuit to the pulse and measured the disturbance to the output of the WVIN buck converter:



Figure 49: TVS circuit clamps voltage to 31.6V

This is a sufficiently low voltage to protect the downstream WVIN buck converter which has maximum transient voltage standoff of 42V.





#### Figure 50: Maximum overshoot is 4V which is low enough to avoid damage to downstream devices

Not shown here with markers, but the maximum undershoot is to ~2.5V, which may be too low to maintain some downstream converters regulation. Additional hold-up caps can be added to converter inputs to prevent loss of regulation during the pulse.

### 1.1.3 ISO Pulse 5b (clamped load dump)





Figure 51: Pulse 5b (clamped load dump) test pulse

The pulse was first verified open-circuit. The following parameters were used:

- V<sub>pulse</sub> = 36V (22.5V superimposed on 13.5V DC voltage)
- $R_{source} = 0.5\Omega$
- T<sub>rise</sub> = 10ms
- T<sub>duration</sub> = 400ms

We then subjected our circuit to the pulse and measured the disturbance to the output of the WVIN buck converter:



Figure 52: WVIN output is undisturbed during load dump pulse

Though the load dump pulse is quite energetic, it is slow enough that it doesn't cause any significant line transient effects on the output of the LM53603, as the control loop is quick enough to respond to the rising input voltage. The TVS protection circuit also does not need to clamp this pulse as it is low enough in magnitude not to damage downstream devices.

#### **IMPORTANT NOTICE FOR TI REFERENCE DESIGNS**

Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Buyers") who are developing systems that incorporate TI semiconductor products (also referred to herein as "components"). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer's systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. **TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.** TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED "AS IS". TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER'S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer's safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have **not** been so designated is solely at Buyer's risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated