# Design Summary for 56GQL (48- and 56-pin functions) MicroStar Junior™ BGA #### PCB Design Guidelines #### Package Via to Board Land Area Configuration #### Solder Ball Collapse VFBGA Recommended Land Pad Design # Trace Width/Spacing Dimensions (mm [in.]) Non-Solder Mask Defined Pad #### Recommended Board Routing #### Geometric Dimensional Tolerances #### Coplanarity #### Position Tolerance This is the symbol for true position. True position is defined as the theoretically exact centerline location of the solder ball(s). Ø 0,05 This symbol/number represents how much the centerline of the solder ball(s) is allowed to vary from it's true position. This symbol/letter is defined as the maximum material condition of the solder ball(s) which is 0.45 mm DIA. The graphic representation is shown below for the top, left solder ball of this package. \* These two dimensions are calculated based on a package with nominal body width and length dimensions. I.E., the solder ball, regardless of size, must fall within this boundary. (Defined as ëvirtual conditioní per ASME standard Y14.5 - 1994). Please note that a smaller diameter solder ball will have more tolerance in this boundary than the maximum diameter solder ball. ball (0.05 mm) for a total boundary of 0.50 mm DIA. #### **IR Reflow Profile** #### Ideal (1st and 2nd) Reflow Profile Room Temp to 140 C: 60 - 90 sec. 140 C to 160 C: 90 - 120 sec. Time above 200 C: 30 - 60 sec. Peak Temp: 235 C ±5 C Time within 5 C Peak Temp: 10-20 sec. Ramp down rate: 1 - 3 C/sec. max. #### Ideal Reflow Profile #### Note: This is an ideal profile, and actual conditions obtained in any specific reflow oven will vary. This profile is based on convection or RF plus forced convection heating. ## 48/56GQL (4.5 x 7.0 mm, 0.65 mm pitch) # #### Electrical Characteristics | | R(ohms) | <u>L(nH)</u> | <u>C(pF)</u> | |------|---------|--------------|--------------| | Min. | 0.048 | 1.470 | 0.182 | | Mean | 0.066 | 2.257 | 0.264 | | Max. | 0.116 | 3.965 | 0.430 | #### Thermal Characteristics #### Daisy Chain Net List #### 56GQL TOP VIEW #### Pinout #### Pinout for 48-pin functions | 6 | áA48 | A46 | A43 | A40 | A37 | A36 | A33 | A30 | A27 | áA25 | |---|------|---------------|------|------|-----|-----------------|------|------|------|------| | 5 | NC | A47 | A44 | A41 | A38 | A35 | A32 | A29 | A26 | NC | | 4 | NC | *A45 | ÜA42 | *A39 | | | *A34 | ÜA31 | *A28 | NC | | 3 | NC | *A4 | ÜA7 | *A10 | | | *A15 | ÜA18 | *A21 | NC | | 2 | NC | A2 | A5 | A8 | A11 | A14 | A17 | A20 | A23 | NC | | 1 | áA1 | A3 | A6 | A9 | A12 | A13 | A16 | A19 | A22 | áA24 | | | Α | В | С | D | Е | F | G | Н | J | K | | | | áControl *GND | | | GND | Ü۷ <sub>C</sub> | С | | | | #### Pinout for 56-pin functions | | | | | | | • | | | | | |---|------|-----|------|---------------|-----|-----|------|------|------|------| | 6 | áA54 | A51 | A48 | A45 | A43 | A42 | A40 | A37 | A34 | áA31 | | 5 | áA55 | A52 | A49 | A47 | A44 | A41 | A38 | A36 | A33 | áA30 | | 4 | áA56 | A53 | ÜA50 | *A46 | | | *A39 | ÜA35 | *A32 | áA29 | | 3 | áA1 | A4 | ÜA7 | *A11 | | | *A18 | ÜA22 | *A25 | áA28 | | 2 | áA2 | A5 | A8 | A10 | A13 | A16 | A19 | A21 | A24 | áA27 | | 1 | áA3 | A6 | A9 | A12 | A14 | A15 | A17 | A20 | A23 | áA26 | | | Α | В | С | D | Е | F | G | Н | J | K | | | | | á | áControl *GND | | | ÜVa | | | | Note: This is a topside view #### Package Reliability Data | Test Chip: ALVCH16501, 'B' Die Revision, 85 x 107 mils<br>Preconditioning: JEDEC Level 2 (85 C/60% 168 hr + 3IRR 220 C) | Required<br>Sample Size /<br>#Fails | ALVCH16501GQL<br>Actual Sample Size /<br># Fails | |-------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------| | Simultaneous Switching Life Test (SSLT), 150 C, 300 Hours | 39 / 0 | 39 / 0 | | Highly Accelerated Life Test (HAST),<br>130 C, 85% RH, 100 Hours | 39 / 0 | 39 / 0 | | Temperature Cycle Test, -65 C to 150 C, 1000 Hours | 77 / 0 | 77 / 0 | | Autoclave, 121 C, 96 Hours | 77 / 0 | 77 / 0 | | Solderability, 8 Hours | 8/0 | 8/0 | | Flammability (UL) | 5/0 | 5/0 | | Flammability (IEC) | 5/0 | 5/0 | | Thermal Shock | 26 / 0 | 26 / 0 | | X-Ray, Top View Only | 5/0 | 5/0 | | Physical Dimensions | 15 / 0 | 15 / 0 | | Manufacturability | pass | pass | #### Board Level Reliability Data 56 GQL Package Sample Size = 32 Temp Cycle Range -40 C to 125 C No Underfill | Board Thickness (mm) | 1.6 | 0.8 | 0.8, no Au | |----------------------|-----|-----|------------| | 0 cycle | 0 | 0 | 0 | | 250 cycle | 0 | 0 | 0 | | 500 cycle | 0 | 0 | 0 | | 750 cycle | 0 | 0 | 0 | | 1000 cycle | 2* | 0 | 0 | | 1250 cycle | 15 | 1 | 0 | | 1500 cycle | 19 | 8 | 0 | | 1750 cycle | N/A | 20 | 1 | | 2000 cycle | N/A | N/A | 0 | <sup>\*</sup> First failure at 951 cycles t = 0.8 mm, with Au, 50% failure = 1733 cycles #### Sockets #### **Sockets and Socket Manufacturer (Ordering Information)** Yamaichi Socket Numbers: VFBGA-56 PN# IC280-056-237 Yamaichi Electronics USA, Inc. 2235 Zanker Road San Jose, CA 95131 Phone: (408) 456-0797 #### **Questions and Answers** #### Board Design/Electrical Issues - Q. Where can the decoupling capacitors go for the VFBGA package? - A. The recommended capacitance value and number of capacitors for decoupling is a 0.1 mF capacitor for each V<sub>CC</sub> on the VFBGA package. The decoupling capacitors should be connected as close as possible to the GROUND and V<sub>CC</sub> planes. - Q. Any EMI concerns for traces under the package and how can customers design their board to minimize EMI? - A. EMI can be controlled by minimizing any complex current loops on the PCB trace. Some helpful hints include: - i Solid ground and power planes be used in the design. Partitioned ground and power planes must be avoided. These ground and power partitions may create complex current loops increasing radiation. - ï Avoid right angles or "T" crosses on the trace. Right angles can cause impedance mismatch and increase trace capacitance causing signal degradation. - i Minimize power supply loops by keeping power and ground traces parallel and adjancent to each other. Significant package EMI can be reduced by using this method. - ï Use decoupling capacitors as described in the previous question. #### Lead-Free - Q. Is TI developing a lead-free version of MicroStar Junior BGAs? - A. Yes, Texas Instruments is working toward eliminating lead in the solder balls to comply with lead-free environmental policies. The lead-free solder is in final evaluation. Only the solder will change, not the package structure or the mechanical dimensions. The solder system under development is based on Sn-Cu-Ag metallurgy. Check with your local TI Field Sales representative for sample availability. #### Assembly Process/Yield Considerations - Q. What size land diameter for these packages should I design on my board? - A. Land size is the key to board-level reliability, and Texas Instruments strongly recommends following the design rules included in this bulletin. - Q. Can customers mount MicroStar Junior BGA packages on the bottom side of the PCB board? - A. Yes, they can and the ideal 2nd reflow profile is the same as the 1st (IR profile is recommended in the bulletin). The root causes for solder ball off are: - ï Excess amount of solder paste during customers board assembly. TI recommends minimizing the amount of solder paste on the bottom side by using a stencil thickness of 0.15 mm with 0.33-mm aperture opening. - i Moisture absorption also affects the ball off issue. The package was qualified at Moisture Level 2, and has been released at Moisture Level 2A. The first and second reflow must be completed within 4 weeks. - Q. Should I use underfill? - A. No, the package qualification results show that this is not necessary and is only an added process expense. - Q. Can the boards be repaired? - A. Yes, there are rework and repair tools and profiles available (see references 4 and 7). We strongly recommend that removed packages be discarded. - Q. How do the board assembly yields of MicroStar Junior BGAs compare to TSSOPs? - A. Many customers are initially concerned about assembly yields. However, once they had MicroStar Junior BGAs in production, most of them report improved process yields compared to TSSOPs. This is due to the elimination of bent and misoriented leads, the wider terminal pitch than with 0.5-mm pitch TSSOPs, and the ability of these packages to self align during reflow. The collapsing solder balls also mean that the coplanarity is improved over leaded components. - Q. What alignment accuracy is possible? - A. Alignment accuracy for the 0.65-mm pitch package is dependent upon board level pad tolerance, placement accuracy, and solder ball position tolerance. Nominal ball position tolerances are specified at ±50 microns. These packages are self-aligning during solder reflow, so final alignment accuracy may be better than placement accuracy. - Q. Are there specific recommendations for SMT processing? - A. Texas Instruments recommends alignment with the solder balls for the CSP package, although it is possible to use the package outline for alignment. Most customers have found they do not need to change their reflow profile. - Q. Can the solder joints be inspected after reflow? - A. Process yields of 5-ppm rejects are typically seen, so no final inline inspection is required. Some customers are achieving satisfactory results during process setup with lamographic X-ray techniques. #### Package (Incoming Inspection) - Q. Is package repair possible? Are tools available? - A. Yes, some limited package repair is possible, and there are some semi-auto M/C tools available. However, TI does not guarantee the reliability of repaired packages. - Q. Do the solder balls come off during shipping? - A. No, this has never been observed. The balls are 100 percent inspected for coplanarity, diameter and other physical properties prior to packing for shipment. Because solder is used during the ball attachment process, uniformly high ball attachment strengths are developed. Also, the ball attachment strength is monitored frequently in the assembly process to prevent ball loss from vibration and other shipping forces. #### References #### Recommended References: - 1. MicroStar BGA Packaging Reference Guide SSYZ015 - 96 and 114 ball LFBGA Application Note IDT, Philips Semiconductor and Texas Instruments - Board Level Reliability Evaluations of 40, 32 and 30 Mil Pitch Ball Grid Array Packages Over -40 to 125 C - Puligandla Viswanadham, Steve Dunford and Ted Carper, Circuit Card Assemblies Center of Excellence Raytheon Systems Co. - 4. Comprehensive User's Guide for μBGA\*Packages www.intel.com/design/flcomp/packdata/297846.htm - Solder Paste Printing Guidelines for BGA and CSP Assemblies Donald C. Burr, published in SMTJanuary 1999. - Maintaining BGA Reliability During Rework Stuart Downes and Robert Farrell, published in SMT January 1999. - BGA Rework Considerations Jennie S. Hwang, published in SMT November 1998. ## TI Worldwide Technical Support #### Internet TI Semiconductor Home Page www.ti.com/sc TI Distributors www.ti.com/sc/docs/general/distrib.htm MicroStar Junior BGA Home Page www.ti.com/sc/msjunior Logic Overview Page www.ti.com/sc/logic #### **Product Information Centers** Americas Phone +1(972) 644-5580 Fax +1(214) 480-7800 Internet www.ti.com/sc/ampic ### Europe, Middle East, and Africa Phone Belgium (English) +32 (0) 27 45 55 32 France +33 (0) 1 30 70 11 64 Germany +49 (0) 8161 80 33 11 1800 949 0107 Israel (English) Italy 800 79 11 37 Netherlands (English) +31 (0) 546 87 95 45 Spain +34 902 35 40 28 Sweden (English) +46 (0) 8587 555 22 United Kingdom +44 (0) 1604 66 33 99 Fax +44 (0) 1604 66 33 34 Email epic@ti.com Internet www.ti.com/sc/epic Japan Phone International +81-3-3344-5311 Domestic 0120-81-0026 Fax International +81-3-3344-5317 Domestic 0120-81-0036 Internet International www.ti.com/sc/jpic Domestic www.tij.co.jp/pic Phone +886-2-23786800 International **Domestic** Local Access Code TI Number Australia 1-800-881-011 -800-800-1450 China 10810 -800-800-1450 Hong Kong 800-96-1111 -800-800-1450 India 000-117 -800-800-1450 001-801-10 Indonesia -800-800-1450 Korea 080-551-2804 Malaysia 1-800-800-011 -800-800-1450 New Zealand 000-911 -800-800-1450 **Philippines** 105-11 -800-800-1450 Singapore 800-0111-111 -800-800-1450 Taiwan 080-006800 Thailand -800-800-1450 0019-991-1111 Fax 886-2-2378-6808 Email tiasia@ti.com Internet www.ti.com/sc/apic Important Notice: The products and services of Texas Instruments and its subsidiaries described herein are sold subject to Tlis standard terms and conditions of sale. Customers are advised to obtain the most current and complete information about Tl products and services before placing orders. Tl assumes no liability for applications assistance, customerís applications or product designs, software performance, or infringement of patents. The publication of information regarding any other companyis products or services does not constitute Tlis approval, warranty or endorsement thereof. #### Asia © Copyright 2000 Texas instruments Incorporated SCET004