# EMI Suppression of FPD-Link Device In Automotive Application (II) Wenbin Zhu SVA/ Field Application Winston Wong SVA #### **ABSTRACT** Electromagnetic interference (EMI) is a complicated system problem for a vehicle entertainment control unit that uses a high-speed device such as LVDS serializer/deserializer. In such a system, the component-level EMI suppression function is not always sufficient for a robust design. This series of application notes contains two reports to discuss how to reduce EMI of FPD-Link display system in different aspects when using the FPD-Link device from TI. In the first paper, component-level solution spread spectrum clock generation (SSCG) was discussed. This second report focuses on system-level EMI suppression, and presents several practical techniques to solve the EMI issue in the dual-channel FPD-Link LCD displayer. HSPICE and electromagnetic (EM) simulation software are also used. #### **Contents** | 1 | Introduction | 2 | |-----|-----------------------------------------------------------------------|---| | 2 | Design Consideration of System-Level EMI Suppression | | | 3 | LVDS Interconnect Design | 3 | | 4 | Impedance Match of Single-Ended Transmission Line | | | | 4.1 IBIS Model: Output Impedance of LVCOMS Driver | | | | 4.2 HSPICE Simulation: Impedance Match | | | 5 | Transmission Lines Stub Effect | | | | 5.1 HSPICE Simulation: Stub Effect | | | | 5.2 Stub Effect Reduction | 7 | | 6 | Conclusion | 9 | | 7 | References | 9 | | | <b></b> | | | | Figures | | | _ | gure 1. Two Typical LVDS LCD Panels | 2 | | • | gure 2. Without RC Filter (Driver Side, Yellow; Receiver Side, Green) | 5 | | • | gure 3. With RC Filter (Driver Side, Yellow; Receiver Side, Green) | | | • | gure 4. Stub In Dual-LVDS System | | | _ | gure 5. Stub Influence Simulation In HSPICE | | | • | gure 6. PCLK Trace Modeling In CST | | | Fig | gure 7. PCLK Stub RE Simulation In CST | 8 | | | | | ### 1 Introduction In the automotive industry, it is necessary to view EMI suppression of an electronics module from the entire system level and consider all aspects of the issue. When the EMI issue is addressed in its early stage, higher performance and lower cost are achieved. In the first paper, TI's SSCG, which is a component-level EMI solution in the FPD-Link series products, was thoroughly discussed and validated in a vehicle entertainment terminal by using DS90UH926Q. Although this catalog device has enhanced functions to reduce EMI, it is still not sufficient to pass the EMI test in the case of an unqualified system design. For a design to pass the rigorous automotive EMI special radiated emission (RE) test, a robust PCB design is required. A robust PCB design is a major contribution when combined with SSCG and other component-level suppression functions. # 2 Design Consideration of System-Level EMI Suppression Presently, many LCD panels of vehicle entertainment terminal must be able to accept both DVI and HDMI (HDCP-High Bandwidth Digital Content Protection inside). For such a system, two LVDS deserializers are needed. Typically, DS90UR906Q is recommended as DVI input and DS90UH926Q is recommended as HDMI input. Figure 1 shows a simple block diagram. Figure 1. Two Typical LVDS LCD Panels In this system, the main RE sources should be: - LVDS interface (high-speed signal path). In DS90UH926Q, PCLK supports 5- to 85-MHz clock. Because LVDS is 35 bits wide (RGB, HDCP, DCA, PCLK), thus, DS90UH926Q LVDS is capable of 175 Mbps to 2.975 Gbps; PCLK of DS90UR906Q supports 5 to 65 MHz and LVDS is capable of 140 Mbps to 1.82 Gbps. - LVCOMS interface (low-speed signal path), which includes RGB (24 bits), HS (horizontal sync), VS (vertical sync), and PCLK (clock). This kind of design certainly creates more radiation problems because there are two groups; and therefore, the LVDS and LVCOMS signals must be carefully designed. # 3 LVDS Interconnect Design Based on differential pair technique, LVDS is driven by low differential voltage (300 mV) with the use of current mode driver (soft transitions and reduced spikes). Differential pair also has its own parallel and closing return path. The current (differential mode) flows opposite with the same amplitude, so the differential mode signal offset each. Therefore, low EMI and power is achieved at high-speed data rate. However, there is still common mode signal (V<sub>CM</sub>) in LVDS (don't carry information). Any change or violation in the PCB interconnect design causes differential to common mode conversion, thus resulting in a common mode RE issue. To gain the maximum benefits of LVDS in FPD-Link, high-speed PCB and interconnect design is required to provide a low-emission LVDS interface. Several key low-EMI design principles follow: - 1. It is of utmost importance to maintain a uniform cross-section down the length of the LVDS trace to provide constant impedance ( $100\Omega$ ). Keeping the trace in the same layer and using fewer vias ensures minimal reflections, distortions, and less EMI. - 2. Time delay of the LVDS driver between each line must be matched and each line must have the same length. Any time delay difference between the two lines, or skew between them, causes a differential to common mode conversion. - 3. When using an unbalanced cable between serializer and deserializer, CM chokes should be put on the TX and RX sides to filter out common mode radiation caused by common mode signal. # 4 Impedance Match of Single-Ended Transmission Line Normally, an engineer pays more attention for how to deal with the LVDS path and gives less effort to the low-speed path. A low-speed signal is no longer low speed because the rising and falling edge (dv/dt or di/dt) of LVCOMS has entered the world of nanosecond (approximately 1.5 ns for FPD-Link). As the rule of thumb, the edge of a periodic signal is close to ns or less; it must be considered as a high-speed signal and consider potential EMI, noise, simultaneous switch noise (SSN), and so forth. For single-ended LVCOMS path, because of larger unit interval (UI), less bit error is produced than LVDS if impedance is unmatched. Also, there is more error margin for jitter and ring. However, compared to LVDS, a single-ended signal more easily radiates RF because it has intrinsic disadvantages: - Larger voltage amplitude than LVDS, typical 3.3 V or 1.8 V for a LVCOMS, while LVDS is 300 mV. - Does not have its own return path, only refers to the system ground. If an improper ground plane is used, severe PCB radiation occurs. A loop antenna is created by the signal and return path if the return path is not close to the signal path, and a larger loop always means more radiation. Therefore, in terms of reducing RE, impendance match for single-ended signal path is even more important than LVDS. The severe ring, including overshot and undershot caused by impedance mismatch, is the main RE source for an LVCOMS system. Like a differential pair, for a complete matched single-ended signal path, the three main factors that must be designed carefully are: - Source impedance - Characteristic impedance uniformity of transmission line - Termination impedance Ideally, equivalent impedance of the driver and receiver should be designed to $50\Omega$ to match the $50\Omega$ transmission line. However, output impedance of the COMS driver is always from $5\Omega$ to $30\Omega$ due to COMS technology. A series resistor must be added at the output of the driver to achieve $50\Omega$ matching at the driver side. This resistor plus parasitic capacitor of transmission line also acts as a high-frequency attenuator to slow rising and falling edge to ease sharp RE edge. ## 4.1 IBIS Model: Output Impedance of LVCOMS Driver Many data sheets of the serializer/deserializer do not provide the LVCOMS driver impedance. The answer can be determined quickly by using the IBIS model. IBIS is a behavioral model that describes the electrical characteristics of the digital inputs and outputs of a device through V/I and V/T data without disclosing proprietary information. IBIS contains inherent impedance information. Assume the source impedance is $R_{OUT}$ , $R_O=R_S+R_{OUT}$ ( $R_O$ is $50\Omega$ , $R_S$ is an added series resistor). So, driving current is about $I_{driver}=V_{DD}/2Z_O$ ( $Z_O=R_O=50\Omega$ , assuming the transmission line is terminal matched). Based on the IBIS pullup and pulldown curve, find the voltage of $V_{driver}$ (driving at the rising and failing edges) correspond to the driving current, get $R_{OUT}=V_{driver}/I_{driver}$ . When $V_{DD}=3.3V$ , so $R_{OUT}=33\Omega$ and $R_{S}=17\Omega$ . As $V_{DD}=1.8V$ , $R_{OUT}=30\Omega$ and $R_{S}=20\Omega$ . $R_{S}$ must be put as closely as possible to the LVCOMS pin. ## 4.2 HSPICE Simulation: Impedance Match In some cases, characteristic impedance of PCB trace is not uniform (with vias or turns) due to layout limitations, and COMS receiver impedance is not very accurate. Under such circumstances, implementing a low-pass filter by adding a capacitor with the proper value right after $R_{\rm S}$ can help filter out the rings and harmonic. The following simulation by HSPICE and IBIS shows the improvement. Simulation is under the following conditions: - 1. $V_{DD} = 3.3V$ (33 $\Omega$ internal output impedance); PCLK = 33 MHz (1.5 ns of rising and falling time from the DS90UH926Q data sheet) - 2. Using the DS90UH926Q IBIS model and the RLGC model of single-ended microstrip-line $(50\Omega$ , FR4 of $\epsilon$ = 4.4, width = 4 mil, thickness = 0.6 mil, height = 2.3 mil, length = 12000 mil) RLGC model in HSPICE: A transmission line can be represented as an infinite series of cascaded identical 2-port networks by using R (distributed resistance), L (distributed inductance), G (conductance), C (capacitance). See detail in *HSPICE Elements and Device Models Manual*. Figure 2. Without RC Filter (Driver Side, Yellow; Receiver Side, Green) Figure 3. With RC Filter (Driver Side, Yellow; Receiver Side, Green) Figure 2 shows DS90UH926Q driver $50\Omega$ trace to a $50\Omega$ loading without the output RC filter, square waveform has a 0.4-V undershot at the driver and receiver sides, which results in harmonic radiating. After adding a $17\Omega$ series resistor so that $33\Omega$ driver is matched to $50\Omega$ , and also puting a 5-pF capacitor with the resistor, undershot is gone at both sides, as shown in Figure 3. At the same time, swing at the receiver side increases to 2.5 V. Sometimes, to get sufficient swing at the receiver side it it necessary to add a larger value resistor (according to Thevenin theorem); however, it this results in a mismatch at the driver side. Add a capacitor with the proper value to ease the rings. ## 5 Transmission Lines Stub Effect To fan out the signal to reach multiple termination, a branch (stub) is often added to a uniform transmission line. The stub breaks the signal intergrity on both paths and brings many reflections (RE) on the driver, receiver, and interconnection of the branch. To determine the impact of the stub on signal quality, the two main factors are the length of the stub and the rising time of the signal. As a rule of thumb, if the stub length is shorter than 20% of the rise time, the impact from the stub may not be important; however, if the stub is longer than 20% of the rise time, it may have an important influence on the signal. The impact from the stub is too complicated to be analyzed for all the reflections must be considered. The practical way to evaluate the impact of a stub is by using a simulation tool (HSPICE, IBIS, or others). In the 2-channel LVDS FPD-Link receiver system, DS90UR906Q and DS90UH926Q share one RGB path to the only LCD panel, thus LVCOMS traces of one device is the stub relative to the path of the other device. For example, when a user turns on the PRI LVDS channel to receive an HDMI signal, the AUX channel is powered down and the AUX path acts as an open stub for the signal path of DS90UH926Q, and vice versa when the AUX LVDS channel is turned on. Figure 4. Stub In Dual-LVDS System #### 5.1 HSPICE Simulation: Stub Effect In terms of signal integrity, this kind of configuration destroys each signal path and causes radiated emission (rings) at both the receiver and transmitter sides. More importantly, the open stub acts as an antenna to radiate RF. In Figure 5, HSPICE simulation shows the distorted signal at the end of the stub (yellow), driver (purple), and receiver (green). The distortion at the end of the stub has the largest overshot and undershot (about 1 volt) compared to the driver and receiver sides. Obviously, the open circuit stub tends to radiate more RF than the driver and receiver. Figure 5. Stub Influence Simulation In HSPICE Ideally, the stub interconnection should be as short as possible to minimize the stub impact. However, because there are so many LVCOMS signal paths (more than 20 for each deserializer device) that must be dealt with and PCB layout limitations (other external components around a device prevent short paths, although more layers can make short traces occur, but also mean higher cost), it is difficult to shorten all of the traces of the branch. The practical trade-off to all the preceding factors is to add a pulldown resistor at the LVCOMS pin to absorb the radiation energy. To have enough attenuation and match the transmission line, the resistor should be $50\Omega$ . It is acceptable to add such a small pulldown resistor at the LVCOMS driver side when it is powered down; however, this small pulldown cannot drive enough voltage to the input of LCD when this driver is powered on. As a compromise, $1K\Omega$ is used. ### 5.2 Stub Effect Reduction Because in all LVCOMS signals of DS90UH926Q or DS90UR906Q, PCLK is the primary RE source, take PCLK trace design from a real case, for example. As shown in Figure 6, port 3 is the PCLK output of DS90UH926Q, port 1 is the PCLK output of DS90UR906Q, and port 2 is the input of the LCD panel. Figure 6. PCLK Trace Modeling In CST This simulation is done in CST (MICROWAVE STUDIO), which is a popular EM simulation software, by using Finite Difference Time Domain (FDTD). The PCB trace is a $50\Omega$ microstrip (a ground plane is under the trace); a $50\Omega$ resistence is loaded at port 2 to simulate ideal LCD panel input impedance. Port 3 is excited by Gaussian pulse to simulate the PCLK. Gaussian pulse is a typical excitation that calculates all frequency responses, including a square wave clock. Port 1 simulates another turn-off PCLK (another device), thus, the trace of port 1 is a stub. Refer to the trace from port 3 to port 2. Different value resistances are put at port 1 to simulate how RE of this stub varies with different loading. Figure 7. PCLK Stub RE Simulation In CST Figure 7 shows the RE result of this PCB with different loading at port 1 (open, $50\Omega$ , $1K\Omega$ ). In the high frequency (freq > 7 GHz), the EM radiation is almost the same with different loading. However, in the low frequency (freq < 3 GHz), the change is obvious; $50\Omega$ can do the best match and filter out peak RE as expected, and $1K\Omega$ brings about 5 dB decreasing from the peak (open stub). Although adding $1K\Omega$ cannot attenuate all harmonics, it still has a 5-dB improvement, which might be enough to pass the final RE test. ### 6 Conclusion Because EMI suppression is a complicated system problem, this application report discusses how to implement several practical system-level solutions in a dual-channel FPD-Link LCD displayer. RE reduction is achieved through source impedance matching and demonstrated by HSPICE and the IBIS models. Also, to estimate the PCB stub radiation effect, EM software is used to simulate EMI in real system design. Engineers can use these effective solutions during design to address these issues, which apply to most LVDS systems and are not limited to FPD-Link products. ### 7 References - 1. EMI Suppression of FPD-Link Device In Automotive Application (I), SNAA204 - 2. HSPICE Signal Integrity Guide, Release W-2004-09, September 2004 - 3. HSPICE Elements and Device Models Manual, Release W-2004-09, September 2004 - 4. IBIS Cookbook for v4.0 (Sept 16, 2005) #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>