1 Trademarks
   TrueDrive is a trademark of Texas Instruments.
ABSTRACT

This document presents low-cost, small size, robust 200-VA DC to AC inverter based on TI’s MSP430G2553 and UCD8220-digitally managed push-pull controller. In this design, UCD8220 is used for a boost stage to get 250-V DC from a 12-V battery. The MSP430G2553 acts as a host controller and provides a 100-kHz clock to UCD8220 and drives for output DC-AC bridge. UCD8220 internally generates push-pull drives for MOSFETS. Current limit is set through a simple resistor divider at the ISET pin. In the case of an overcurrent limit, the UCD8220 sets the current flag (CF) pin high and the device is turned off by the host controller if the current limit exceeds a certain number of cycles. Low-Rdson MOSFETS help keep conduction losses within limit. This inverter has a peak efficiency of 90%. This design has natural cooling and does not require a fan for cooling. The features of this design include ignition sensing, engine-on sensing, reverse battery protection and overcurrent latch. Target applications of this design are for car inverters and small-segment inverters for commercial applications. The sample code described in this document can be downloaded from www.ti.com/lit/zip/SLVA578.

Contents

2 Design Parameters ........................................................................................................3
3 Device Selection ........................................................................................................3
3.1 Push-Pull Converter (UCD8220) ........................................................................3
3.2 Inverter Stage (MSP430G2330-Q1) ....................................................................3
4 Design Stage ................................................................................................................4
4.1 200-W Push-Pull Stage ......................................................................................4
4.2 Push-Pull Design Parameters ..............................................................................5
5 Inverter Stage ................................................................................................................7
5.1 Microcontroller Algorithm Features ...................................................................7
5.2 Top-Level Flowchart .........................................................................................7
6 Experimental Results and Discussion .....................................................................8
6.1 Soft Start Up and No-Load Operation ..................................................................8
6.2 Working Under Active Condition .....................................................................8
6.3 Efficiency Versus Output Power .......................................................................9
7 Schematic ..................................................................................................................10
7.1 Push-Pull Stage .................................................................................................10
7.2 Inverter Stage .....................................................................................................11
8 Bill of Materials ..........................................................................................................12
9 References ..................................................................................................................13

List of Figures

1 Push-Pull Topology .................................................................................................4
2 Top-Level Flowchart .............................................................................................7
3 MSP430 Clock Output (Channel1) and Gate Drive for each MOSFET at No Load ................................... 8
4 Gate Drive (Channel 1), Drain Voltage (Channel 2), Peak current (Channel 3), Respectively at 150 W ...... 9
5 Efficiency Curve with Respect to Output Wattage..................................................9
2  Design Parameters

The design parameters for this design are presented in Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vin (V)</td>
<td>10.5</td>
<td>13.2</td>
<td>14.5</td>
</tr>
<tr>
<td>Vout RMS (V)</td>
<td>230</td>
<td>240</td>
<td>250</td>
</tr>
<tr>
<td>Iout (A)</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Efficiency (%)</td>
<td>84</td>
<td>86</td>
<td>88</td>
</tr>
</tbody>
</table>

3  Device Selection

3.1  Push-Pull Converter (UCD8220)

The push-pull stage is designed to boost 12-V battery voltage to a stable 250-V DC bus. TI offers a wide range of analog as well as digital push-pull controllers. For this application, the UCD8220 digitally managed push-pull controller is considered because of the following advantages over traditional analog controllers:

- Dual 4-A high current drive (TrueDrive™)
- Programmable current limit
- Digital overcurrent flag indication to host controller
- Internal programmable slope compensation

3.2  Inverter Stage (MSP430G2330-Q1)

The inverter stage is a traditional H-Bridge driven by the MSP430 through opto-couples at 50 Hz, chopping the 250-V bus to get a smooth modified square-wave output. The MSP430 series has features such as ultra-low quiescent current and low cost.
4 Design Stage

4.1 200-W Push-Pull Stage

The push-pull topology is basically a forward converter with two primaries. The primary switches alternately power their respective windings. Refer to Figure 1 for a generalized representation of push-pull topology.

![Push-Pull Topology](image)

The schematic in Figure 1 shows that when Q1 is conducting, current flows through D1. When Q2 is conducting, current flows through D2 on the secondary side. As the secondary side conducts in both cycles, output sees twice the switching frequency of either Q1 or Q2.

The push-pull topology is selected for this stage due to its better core utilization. One of the disadvantages with this topology is voltage stress on MOSFET compared to other topologies. When Q1 is on, Vin appears across ½ of the primary winding. Vin will also appear across the other half of the primary that connects to the drain of Q2. That forces the drain of Q2 to 2 × Vin.

In current design, this stage is responsible for generating a stable 250-V DC bus from a 12-V battery input. UCD8220 is digitally managed analog the PWM controller, configured with push-pull logic. The UCD8220 includes circuitry and features to ease implementing converter managed by the microcontroller. Programming and monitoring power-supply parameters such as switching frequency, maximum duty cycle, current limit, shutdown, and input Under Voltage Lockout (UVLO) and Over Voltage Lockout (OVLO) is possible.¹

The MSP430 provides a constant-frequency, fixed duty cycle clock (100 kHz at 80% duty cycle) to UCD8220. UCD8220 internally generates separate push-pull drives for the MOSFETs.

The maximum peak-current threshold is set by a resistor divider on the ISET pin. This allows monitoring for OC fault on a cycle-by-cycle basis. In case of overcurrent, the UCD8220 sets the current limit flag high which can be read by microcontroller and converter and can be put in shutdown state if the OC fault continues for a certain number of cycles, based on designer's preference.

Power MOSFETs play a critical role along with magnetic, as far as power dissipation is considered. For this application, considering high peak currents at the input side, TI’s low-Rdson and low-Qgs MOSFET, CSD18532, is selected to keep switching as well as conduction losses in control. Below is the design example which explains key parameter calculations for the push-pull stage.
4.2  Push-Pull Design Parameters

Vin (min) = 9 V, Vin (nominal) = 12 V, Vin (max) = 15 V  
Vout = 240 V, Iout = 0.85 A, Efficiency (η): 90%, Switching Frequency (Fs): 100 kHz (T = 10 µs)  
Dmax = 0.38, Ton = Dmax × T = 3.5 µs  
Start the push-pull topology using the following steps:

4.2.1  Turns Ratio

Push-pull topology is designed keeping in mind the output voltage duty cycle and turns ratio required to achieve the required output voltage.

a. Dmax is usually chosen less than 50% to start, this to ensure accommodation is made for the losses both conduction and switching and the voltage drop across the Rds(on) of the MOSFET. The amount of voltage transferred to secondary is dependent on the Volts seen by the primary of the transformer, the transformer ratio. A Dmax of 0.38 is chosen for this particular application.

b. The turns ratio is given by Equation 1

\[
N_{sp} = \frac{N_{s}}{N_{p}} = \frac{V_{out}}{2 × D_{max} × V_{in(min)} + 2 × V_{diode}}
\]  

Where Ns is secondary turns, Np is primary turns, Vout is output voltage, Vin (min) is minimum input voltage, Dmax is maximum duty cycle at Vin (min), and Vdiode is the diode drop at the output. Since a full-bridge rectifier is used at the secondary side to save the winding space in the transformer, the drop is multiplied by a factor of 2, however, if the center-tapped secondary is used, a single diode drop should be considered while designing.

RdsonDrop and RsenseDrop are defined in Equation 2.

\[
R_{dson\text{Drop}} = R_{dson} × I_{\text{average (atVinmin)}} = R_{dson} × \frac{V_{out} × I_{out}}{\eta V_{in} (\text{min})}
\]  

Where Rdson is the on resistance of the MOSFET used.

Similarly, calculate for RsenseDrop with Equation 3:

\[
R_{sense\text{Drop}} = R_{sense} × \frac{V_{out} × I_{out}}{\eta V_{in} (\text{min})}
\]  

Where Rsense is the sense element resistance.

It is evident that the choice of the turns ratio is from start dependent on the different elements used in the push-pull topology, this results in a few iterations to reach to optimum turns ratio.

A MOSFET of Rdson = 0.008 Ω and Rsense = 0.005 Ω was chosen for this design, as is explained later.

Putting various design parameters in Equation 1, Equation 2, and Equation 3, Nsp = 36.88, and 36 turns is chosen. This changes the actual duty cycle as Dmax = 0.389.

When wound on the transformer core, turns form the primary inductance, which is mathematically modeled in parallel to the primary winding. The magnetic inductance is used to estimate, note – just estimate, the leakage inductance of the transformer, which leads to voltage spikes seen at the drain of the both the primary MOSFETs. The transformer chosen is the ETD3411, the core selection is not discussed in this document.
4.2.2 Primary Peak Current

The previous choices dictate the peak primary current through the coil. The peak equivalent of flat-topped primary current is given in Equation 4:

\[
I_{pft} = \frac{V_{out} \times I_{out}}{(V_{in}(\text{min}) - Rdson\text{Drop} - Rsense\text{Drop}) \times \eta \times 2 \times D_{max}}
\]

\(D_{max}\) is chosen to be \(~0.39\)

\(I_{pft} = 36A\) \(\tag{4}\)

4.2.3 Primary and Secondary RMS Currents

\(I_{prms} = I_{pft} \times \sqrt{D_{max}} = 22A\) \(\tag{5}\)

\(I_{srms} = I_{out} \times \sqrt{D_{max}} = 0.52A\) \(\tag{6}\)

4.2.4 MOSFET Selection

Unlike other topologies, push-pull MOSFET sees more stress during off time, due to reverse voltage from additional primary winding and reflected voltage from the secondary side. In ideal conditions, peak reverse voltage seen by the MOSFET is twice the input voltage. Care should be taken while selecting the MOSFET voltage because sometimes the leakage spikes add up to twice the Vdd voltage. While designing the transformer the vendors are specified with 2.5% leakage to primary ratio, but it is not always easy to maintain the same. The transistor voltage is specified for 5% leakage in this design. Considering a leakage inductance of 500 nH and a switching frequency of 100 kHz, the snubber for the clamp is designed at 15-V max.

Thus MOSFET rating is given in Equation 7:

\[
V_{ds} > (2 \times V_{in\text{max}} + V_{clamp}) \times \text{SafetyFactor}
\]

\(\text{The safety factor of 30% was chosen, in this case, resulting in a drain voltage choice of greater than 58 V. TI's 60-V, 100-A MOSFETs CSD18537KCS was also used.}\)

4.2.5 Output Inductor

An output inductor is selected so that your converter does not go into discontinuous mode at maximum input voltage and minimum output current. Design for the minimum output current of 70 mA at output. The secondary switch node equation is given in Equation 8:

\[
V_{\text{switch node}} = \frac{V_{o}}{2 \times D_{max}} \tag{8}
\]

The inductance for the output inductor is calculated using equation Equation 9:

\[
L_{\text{output}} = (V_{\text{switch node}} - V_{o}) \times \frac{D_{\text{min}}}{F_s \times I_{\text{min}}} \tag{9}
\]

In this case it was calculated to be around 2.3 mH.
5 Inverter Stage

The inverter stage is a traditional full-bridge topology. This bridge is driven by a 50-Hz modified square wave from MSP430 via opto-couplers in order to provide isolation. The push-pull transformer also serves the purpose of providing a floating bias supply (VCC_DRA, VCC_DRB) for opto-couplers, thus eliminating the need of a special high-side driver for MOSFETs Q3 and Q4. There is provision for an output LC filter if an inverter output is needed as a quasi-sine wave. One can even think of converting this reference design to pure sine wave by modifying gate drive of the MOSFETs by using a better algorithm at the host controller side.

5.1 Microcontroller Algorithm Features

The algorithm for the controller provides the following features:
1. Overcurrent latch protection and indication
2. Short-circuit protection and indication
3. Soft start for startup inrush current limit
4. USB charging voltage, overcurrent shutdown voltage

The controller algorithm can be modified to make a 200-VA, sine wave inverter. Note that this would require the use of fast opto-couplers or gate drivers to drive inverter MOSFETs.

5.2 Top-Level Flowchart

- DC-DC converter inputs and inverter bridge is managed in infinite ‘while (1)’ loop.
- USB voltage and current loop and other parameter monitoring is done via ADC interrupt.

![Diagram](image)

Figure 2. Top-Level Flowchart

The software implementation of the flow chart in Figure 2 can be found in (SLVA578 associated zip file).
6 Experimental Results and Discussion

Scope shots for various nodes on the board were taken to show voltage and current levels to verify and ensure proper operation of the board.

6.1 Soft Start Up and No-Load Operation

The MSP430G2553 provides clocking pulses to UCD8220. Using the calculations given above, the maximum duty cycle of each MOSFET is around 38%, thus the MSP430 provides a clock signal with a duty cycle of 76% and with a frequency of 100 kHz. UCD internally generates push-pull gate drives for the MOSFETs. In order to achieve soft start, the duty cycle of the clock signal is gradually increased from 0% to 76%. At no load, the overall system consumes around 60 mA to 70 mA. Corresponding clock waveform and MOSFET gate-drive waveforms are shown in Figure 3.

![Figure 3. MSP430 Clock Output (Channel1) and Gate Drive for each MOSFET at No Load](image)

6.2 Working Under Active Condition

The following waveforms are captured at the MOSFET gate, drain and current sense during normal working conditions. The inverter was loaded with 150-W load. From the drain waveform, it shows that during off time, MOSFET is subjected to drain voltage which is twice the input voltage, that is, 24 V in this case. For this particular design, the MOSFET drain ringing peak was around 38 V, which is comfortably within the limit of maximum VDS rating (60 V).
Figure 4. Gate Drive (Channel 1), Drain Voltage (Channel 2), Peak current (Channel 3), Respectively at 150 W

6.3 Efficiency Versus Output Power

The following graph shows the efficiency plot of the inverter with respect to output power. The nature of the output load was a combination of resistive load and inductive load (CFL + Resistive Bulb). The peak efficiency of this design with a mixed-load combination is around 90%. With pure resistive load, peak inverter efficiency approaches close to 92%.

Figure 5. Efficiency Curve with Respect to Output Wattage
7 Schematic

7.1 Push-Pull Stage
7.2 Inverter Stage
# Bill of Materials

The bill of materials for this design is presented in Table 2.

## Table 2. Bill of Materials

<table>
<thead>
<tr>
<th>Count</th>
<th>RefDes</th>
<th>Value</th>
<th>Description</th>
<th>Size</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>C1</td>
<td>100nF</td>
<td>Capacitor, Ceramic, Low Inductance, 10V, 10%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C10, C17</td>
<td>4.7nF</td>
<td>Capacitor, High Voltage Film Chip, 400V, ±10%</td>
<td>0.150 x 0.300 inch</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C11</td>
<td>100uF, 350V</td>
<td>Capacitor, Aluminum, 350VDC, ±20%</td>
<td>13 x 28 mm</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C12, C33</td>
<td>1000uF, 50V</td>
<td>Capacitor, Aluminum, 50V, 20%, Low ESR</td>
<td>0.315 inch</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C14</td>
<td>470uF, 35V</td>
<td>Capacitor, Aluminum, 35V, 20%, Low ESR</td>
<td>0.394 x 0.630</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>C16, C20</td>
<td>220uF, 25V</td>
<td>Capacitor, Aluminum, 25V, 20%</td>
<td>0.315 inch</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C18, C19, C21, C22, C24</td>
<td>0.1uF</td>
<td>Capacitor, Ceramic, 25V, 15%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C2, C3</td>
<td>4.7uF</td>
<td>Capacitor, 4.7uF, Ceramic, 50V, 10%</td>
<td>1210</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C23</td>
<td>4.7nF, 500V</td>
<td>Capacitor, Lead, 300 VAC, ±x%</td>
<td>4.00 x 13.00 mm</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C25</td>
<td>10nF</td>
<td>Capacitor, Ceramic, 10V, 15%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C26</td>
<td>10uF, 25V</td>
<td>Capacitor, MLP, Multilayer Polymer, +V, [temp], [tol]</td>
<td>6.3x11mm</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C27, C28</td>
<td>0.1uF, 630V</td>
<td>CAP, PROPYLENE FILM, 630V, 10%</td>
<td>0.885 x 0.370 inch</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C29</td>
<td>10uF, 25V</td>
<td>Capacitor, Ceramic, 25V, 20%</td>
<td>1210</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C31</td>
<td>10uF, 35V</td>
<td>Capacitor, Ceramic, 35V, 20%</td>
<td>1210</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>C32</td>
<td>2.2nF</td>
<td>Capacitor, Ceramic, 10V, 15%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>C6</td>
<td>10uF, 16V</td>
<td>Capacitor, Ceramic, 10V, 15%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>C7</td>
<td>10uF, 50V</td>
<td>Capacitor, Ceramic, 10V, 15%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C8, C9, C15, C30</td>
<td>1uF</td>
<td>Capacitor, Ceramic, 10V, 15%</td>
<td>0603</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>D1, D2</td>
<td>Diode, LED, Red, 100 mA</td>
<td>805</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>D16, D19</td>
<td>Diode, Switching, Dual, 200-V, 200-mA</td>
<td>SOT23</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>D8, D9, D12, D11</td>
<td>Diode, Signal, 1000V, 3A</td>
<td>DO-41</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>D20</td>
<td>Diode, Schottky, 200ma, 30V</td>
<td>DO-35</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>D3, D4, D5, D6, D21, D22</td>
<td>Diode, Schottky, 100-ma, 100-V</td>
<td>SMA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>D7, D17</td>
<td>Diode, Zener, 15V, 0.5W</td>
<td>DO-41</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>J1, J7</td>
<td>Header, Male 4-pin, 100mil spacing,</td>
<td>0.100 inch x 4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J2</td>
<td>Header, 4-pin, 100mil spacing, (36-pin strip)</td>
<td>0.100 x 4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>J4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J5</td>
<td>Header, 2-pin, 100mil spacing, (36-pin strip)</td>
<td>0.100 inch x 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J6</td>
<td>RMC-2PIN</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J8</td>
<td>Header, Male 10-pin, 100mil spacing,</td>
<td>0.100 inch x 10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>L1</td>
<td>EE2507, 10 pin vertical</td>
<td>EE25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>L2</td>
<td>10uH</td>
<td>Boost Inductor, EE20 &amp; Pin Vertical</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>L3</td>
<td>220uH</td>
<td>Inductor, 3A, 70milliohm</td>
<td>220uH, 3A peak</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Q1, Q2</td>
<td>MOSFET, N-ch, 60-V, 80-A, 6-milliohms</td>
<td>TO-220V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 2. Bill of Materials (continued)

<table>
<thead>
<tr>
<th>Count</th>
<th>RefDes</th>
<th>Value</th>
<th>Description</th>
<th>Size</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>Q3, Q4, Q7, Q8</td>
<td></td>
<td>MOSFET, N-ch, 500-V, 6-A,</td>
<td>TO-220V</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Q11</td>
<td></td>
<td>N-Channel NexFET Power MOSFET</td>
<td>SON 2X2MM</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Q12, Q14, Q16</td>
<td></td>
<td>Transistor, N-Ch GP, 45V, 100mA</td>
<td>SOT23</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Q13</td>
<td></td>
<td>Trans, P-Ch GP, 65V, 100mA,</td>
<td>SOT-23</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Q5, Q6</td>
<td></td>
<td>Bipolar, NPN, 40-V, 200-mA</td>
<td>SOT23</td>
<td></td>
</tr>
<tr>
<td>40</td>
<td>R1, R2, R36, R37, R40, R41, R44, R45, R48, R49, R42, R43, R6, R13, R14, R29, R56, R62, R30, R53, R17, R21, R4, R8, R9, R10, R11, R16, R33, R34, R54, R55, R61, R38, R39, R46, R47, R5, R35, R27</td>
<td>STD</td>
<td>Resistor, Chip, 1/16W, 5%</td>
<td>603</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R12</td>
<td>100E</td>
<td>Resistor, 1/2W, 5%</td>
<td>1210</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>R52</td>
<td>0.5E</td>
<td>Resistor, 1W, 5%</td>
<td>0.150 x 0.700 inch</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>R19, R22, R26, R32, R50, R51</td>
<td>STD</td>
<td>Resistor, Chip, 4.99 KOhms, 1/16-W, 5%</td>
<td>603</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>R20, R57</td>
<td>STD</td>
<td>Resistor, Wirewound, 100Ohms, 2W, 5%</td>
<td>0.130 x 0.600 inch</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>R28, R31</td>
<td>R23, R24, R25</td>
<td>STD</td>
<td>Resistor, 20 mΩ, 2W, 5%</td>
<td>2512</td>
</tr>
<tr>
<td>2</td>
<td>std</td>
<td></td>
<td>Res, Power, 0.5W 300v 5%</td>
<td>1206</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>R15, R58, R63, R59, R18</td>
<td>STD</td>
<td>Resistor, Metal Film, 1/4 watt, ± 5%</td>
<td>1206</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>T1</td>
<td></td>
<td>EI33 12PIN BOBIN</td>
<td>EI33</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>U1</td>
<td></td>
<td>MIXED SIGNAL MICROCONTROLLER</td>
<td>TSSOP(PW)28</td>
<td>MSP430G2233</td>
</tr>
<tr>
<td>1</td>
<td>U2</td>
<td></td>
<td>IC, 150mA, Low IQ, LDO Regulator</td>
<td>SOT23-5</td>
<td>TLV70433DDC</td>
</tr>
<tr>
<td>1</td>
<td>U3</td>
<td></td>
<td>IC, Digital control Compatible Double-Ended PWM Controllers</td>
<td>PWP16</td>
<td>UCD8220PWP</td>
</tr>
<tr>
<td>5</td>
<td>U4, U6, U7, U8, U9</td>
<td></td>
<td>IC, Photocoupler, High Speed Switching</td>
<td>DIP-4</td>
<td>PS2513-1</td>
</tr>
<tr>
<td>1</td>
<td>U5</td>
<td></td>
<td>DIODE, ADJ. PRECISION SHUNT</td>
<td>TO-92</td>
<td>TL431C-LP</td>
</tr>
</tbody>
</table>

Notes: 1. These assemblies are ESD sensitive, ESD precautions shall be observed.
2. These assemblies must be clean and free from flux and all contaminants. Use of no clean flux is not acceptable.
3. These assemblies must comply with workmanship standards IPC-A-610 Class 2.
4. Ref designators marked with an asterisk (***) cannot be substituted. All other components can be substituted with equivalent MFG’s components.

9 References

IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated