IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>amplifier.ti.com</td>
</tr>
<tr>
<td>Data Converters</td>
<td>dataconverter.ti.com</td>
</tr>
<tr>
<td>DSP</td>
<td>dsp.ti.com</td>
</tr>
<tr>
<td>Interface</td>
<td>interface.ti.com</td>
</tr>
<tr>
<td>Logic</td>
<td>logic.ti.com</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>power.ti.com</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>microcontroller.ti.com</td>
</tr>
<tr>
<td>Audio</td>
<td><a href="http://www.ti.com/audio">www.ti.com/audio</a></td>
</tr>
<tr>
<td>Automotive</td>
<td><a href="http://www.ti.com/automotive">www.ti.com/automotive</a></td>
</tr>
<tr>
<td>Broadband</td>
<td><a href="http://www.ti.com/broadband">www.ti.com/broadband</a></td>
</tr>
<tr>
<td>Digital Control</td>
<td><a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a></td>
</tr>
<tr>
<td>Military</td>
<td><a href="http://www.ti.com/military">www.ti.com/military</a></td>
</tr>
<tr>
<td>Optical Networking</td>
<td><a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a></td>
</tr>
<tr>
<td>Security</td>
<td><a href="http://www.ti.com/security">www.ti.com/security</a></td>
</tr>
<tr>
<td>Telephony</td>
<td><a href="http://www.ti.com/telephony">www.ti.com/telephony</a></td>
</tr>
<tr>
<td>Video &amp; Imaging</td>
<td><a href="http://www.ti.com/video">www.ti.com/video</a></td>
</tr>
<tr>
<td>Wireless</td>
<td><a href="http://www.ti.com/wireless">www.ti.com/wireless</a></td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated
Preface

Read This First

About This Manual

This manual describes how the MPU and DSP processors communicate via a mailbox-interrupt mechanism. This mechanism provides a very flexible software protocol between the MPU and DSP processors.

Notational Conventions

This document uses the following conventions.

- Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.

Related Documentation From Texas Instruments

The following documents describe the OMAP5910 device and related peripherals. Copies of these documents are available on the Internet at www.ti.com. Tip: Enter the literature number in the search box provided at www.ti.com.

- OMAP5910 Dual-Core Processor MPU Subsystem Reference Guide (literature number SPRU671)
- OMAP5910 Dual-Core Processor DSP Subsystem Reference Guide (literature number SPRU672)
- OMAP5910 Dual-Core Processor Memory Interface Traffic Controller Reference Guide (literature number SPRU673)
- OMAP5910 Dual-Core Processor System DMA Controller Reference Guide (literature number SPRU674)
- OMAP5910 Dual-Core Processor LCD Controller Reference Guide (literature number SPRU675)
- OMAP5910 Dual-Core Processor Universal Asynchronous Receiver/Transmitter (UART) Devices Reference Guide (literature number SPRU676)
OMAP5910 Dual-Core Processor Universal Serial Bus (USB) and Frame Adjustment Counter (FAC) Reference Guide (literature number SPRU677)

OMAP5910 Dual-Core Processor Clock Generation and System Reset Management Reference Guide (literature number SPRU678)

OMAP5910 Dual-Core Processor General-Purpose Input/Output (GPIO) Reference Guide (literature number SPRU679)

OMAP5910 Dual-Core Processor MMC/SD Reference Guide (literature number SPRU680)

OMAP5910 Dual-Core Processor Inter-Integrated Circuit (I2C) Controller Reference Guide (literature number SPRU681)

OMAP5910 Dual-Core Processor Timer Reference Guide (literature number SPRU682)

OMAP5910 Dual-Core Processor Inter-Processor Communication Reference Guide (literature number SPRU683)

OMAP5910 Dual-Core Processor Camera Interface Reference Guide (literature number SPRU684)

OMAP5910 Dual-Core Processor Multichannel Serial Interface (MCSI) Reference Guide (literature number SPRU685)

OMAP5910 Dual-Core Processor Micro-Wire Interface Reference Guide (literature number SPRU686)

OMAP5910 Dual-Core Processor Real-Time Clock (RTC) Reference Guide (literature number SPRU687)

OMAP5910 Dual-Core Processor HDQ/1-Wire Interface Reference Guide (literature number SPRU688)

OMAP5910 Dual-Core Processor PWL, PWT, and LED Peripheral Reference Guide (literature number SPRU689)

OMAP5910 Dual-Core Processor Multichannel Buffered Serial Port (McBSP) Reference Guide (literature number SPRU708)

Trademarks

OMAP and the OMAP symbol are trademarks of Texas Instruments.
1 Introduction

The MPU and DSP processors communicate via a mailbox-interrupt mechanism. This mechanism provides a very flexible software protocol between the MPU and DSP processors. The mailboxes are located in the shared memory space (byte address 0xFFFFC:F000 for MPU; word address 0x0F800 for DSP).

Figure 1 shows the location of the mailbox registers at the center right located in the MPU/DSP shared peripherals module.

Figure 1. OMAP5910 Functional Overview
1.1 Mailbox Register Data Structure

There are four sets of mailbox registers: two for the MPU to send messages and issue an interrupt to the DSP, and two for the DSP to send messages and issue an interrupt to the MPU. Each set of mailbox registers consists of two 16-bit registers and a 1-bit flag register. The interrupting processor can use one 16-bit register to pass a data word to the interrupted processor and the other 16-bit register to pass a command word.

Table 1 shows the mailbox registers, and Figure 2 shows the interrupt generating mechanism for a DSP-to-MPU scenario. The mechanism for MPU-to-DSP interrupt generation uses identical hardware.

Figure 2. Interrupt Generating Mechanism-DSP-to-MPU Scenario

The data word from the interrupting processor is user-defined, such as an address pointer or status information.

On writing to the command word register, an interrupt is generated to the other processor and the 1-bit flag register is set. Use of the data word is optional and software controlled, but the data word must always be written before the command field. The ARM2DSP1 and ARM2DSP2 interrupts are registered as INT5 and INT19, respectively, in the DSP. The DSP2ARM1 and DSP2ARM2 interrupts are mapped to the MPU level 1 interrupt handler as IRQ10 and IRQ11, respectively.

The interrupted processor must acknowledge the interrupt by reading the data word (if necessary) and the command word for the associated interrupt. The interrupt is reset and the 1-bit flag register is cleared when the command word is read by the interrupted processor. If software uses the data word, it must always read the data field prior to the command field.
The interrupts that are generated are level-sensitive and writing to the command register of any mailbox generates an interrupt. If the interrupt is masked in the interrupt handler when the command register is written, no interrupt is generated and sent to the processor. However, the command flag for the particular mailbox is set. If the interrupt is unmasked at a later time, an interrupt is generated to the processor. Only the interrupting processor can read the corresponding flag bit (that is, only the MPU can read an ARM2DSP1_FLAG. If polling is used instead of interrupts, the command or data registers must be polled, not the flag register. The flag registers are only useful for the interrupting processor to check if the interrupted processor has responded to the interrupt by reading the command register.

By default, these interrupts are masked by the respective processor interrupt handler and must be unmasked for the mailbox mechanism to be used.

The following software setup procedures are provided as an example.

1) The system software initializes all four of the mailboxes (during powerup or when the system must put the mailboxes in a known state).

2) The system software enables the interrupt in the respective interrupt handler associated with each processor.

3) The interrupting processor writes to the mailbox data location with the data word information when it must alert to the word for the other processor (at this point, the associated word command for the other processor should not have been set yet).

4) The interrupting processor writes to the mailbox command word a predefined command (predefined and understood by both processors). This write issues the interrupt to the other processor.

5) In response to the interrupt, the interrupt handler on the interrupted processor acknowledges the interrupt by reading the mailbox registers. It must read the data first and then read the command register.

6) The interrupt handler calls an interrupt service routine (ISR) which examines the data and command words and processes the work necessary.

7) The interrupt handler returns and the interrupted normal processing continues.

**Note:**

For the mailbox interrupt procedure, the use of the data word is optional and can be omitted. This eliminates step 3 and the first portion of step 5.

Base Address: 0xFFFFC:F000 (byte) for MPU; 0x0F800 (word) for DSP
**Table 1. Mailbox Registers**

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
<th>Byte Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARM2DSP1</td>
<td>Data word register for the ARM2DSP1 mailbox. It can be written to only by the MPU. Writing to this register does not generate an interrupt.</td>
<td>0x00</td>
<td>0000</td>
</tr>
<tr>
<td>ARM2DSP1b</td>
<td>Command word register for the ARM2DSP1 mailbox. Writing to this register generates the ARM2DSP1 interrupt and sets the ARM2DSP1_Flag. When the DSP reads this register, the interrupt and flag are cleared. It can be written to only by the MPU.</td>
<td>0x04</td>
<td>0000</td>
</tr>
<tr>
<td>ARM2DSP2</td>
<td>Data word register for the ARM2DSP2 interrupt. It can be written to only by the MPU. Writing to this register does not generate an interrupt.</td>
<td>0x24</td>
<td>0000</td>
</tr>
<tr>
<td>ARM2DSP2b</td>
<td>Command word register for the ARM2DSP2 mailbox. Writing to this register generates the ARM2DSP2 interrupt and sets the ARM2DSP2_Flag. When the DSP reads this register, the interrupt and flag are cleared. It can be written to only by the MPU.</td>
<td>0x28</td>
<td>0000</td>
</tr>
<tr>
<td>DSP2ARM1</td>
<td>Data word register for the DSP2ARM1 interrupt. It can be written to only by the DSP. Writing to this register does not generate an interrupt.</td>
<td>0x08</td>
<td>0000</td>
</tr>
<tr>
<td>DSP2ARM1b</td>
<td>Command word register for the DSP2ARM1 mailbox. Writing to this register generates the DSP2ARM1 interrupt and sets the DSP2ARM1_Flag. When the MPU reads this register, the interrupt and flag are cleared. It can be written to only by the DSP.</td>
<td>0x0C</td>
<td>0000</td>
</tr>
<tr>
<td>DSP2ARM2</td>
<td>Data word register for the DSP2ARM2 interrupt. It can be written to only by the DSP. Writing to this register does not generate an interrupt.</td>
<td>0x10</td>
<td>0000</td>
</tr>
<tr>
<td>DSP2ARM2b</td>
<td>Command word register for the DSP2ARM2 mailbox. Writing to this register generates the DSP2ARM2 interrupt and sets the DSP2ARM2_Flag. When the MPU reads this register, the interrupt and flag are cleared. It can be written to only by the DSP.</td>
<td>0x14</td>
<td>0000</td>
</tr>
<tr>
<td>ARM2DSP1_Flag</td>
<td>Bit 15-1: Reserved. Bit 0: Flag indicating that the ARM2DSP1 interrupt has been generated. Set by MPU writing to ARM2DSP1b; cleared by DSP reading of ARM2DSP1b. This bit can only be read by the MPU.</td>
<td>0x18</td>
<td>xxxx</td>
</tr>
</tbody>
</table>
Table 1. Mailbox Registers (Continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
<th>Byte Offset</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARM2DSP2_Flag</td>
<td>Bit 15-1: Reserved. Bit 0: Flag indicating that the ARM2DSP2 interrupt has been generated. Set by MPU writing to ARM2DSP2b; cleared by DSP reading of ARM2DSP2b. This bit can only be read by the MPU.</td>
<td>0x2c</td>
<td>xxxx</td>
</tr>
<tr>
<td>DSP2MPU1_Flag</td>
<td>Bit 15-1: Reserved. Bit 0: Flag indicating that the DSP2ARM1 interrupt has been generated. Set by DSP writing to DSP2ARM1b; cleared by MPU reading of DSP2ARM1b. This bit can only be read by the DSP.</td>
<td>0x1C</td>
<td>xxxx</td>
</tr>
<tr>
<td>DSP2MPU2_Flag</td>
<td>Bit 15-1: Reserved. Bit 0: Flag indicating that the DSP2ARM2 interrupt has been generated. Set by DSP writing to DSP2ARM2b; cleared by MPU reading of DSP2ARM2b. This bit can only be read by the DSP.</td>
<td>0x20</td>
<td>xxxx</td>
</tr>
</tbody>
</table>
This page is intentionally left blank.
Index

C
communication, interprocessor 7

D
DSP/MPU, communication 7

I
interprocessor communication mailboxes 8
overview 7

M
mailbox interrupt 7
software setup 9
MPU/DSP, communication 7

N
notational conventions 3

P
processor, MPU/DSP communication 7

R
related documentation from Texas Instruments 3

S
shared memory space (MPU and DSP) 7

T
trademarks 4