TI Designs
Turnkey IO-Link Sensor Transmitter

TI Designs

TI Designs provide the foundation that you need including methodology, testing and design files to quickly evaluate and customize the system. TI Designs help you accelerate your time to market.

Design Resources

<table>
<thead>
<tr>
<th>Component</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIDA-00188</td>
<td>Tool Folder Containing Design Files</td>
</tr>
<tr>
<td>MSP430FR5738</td>
<td>Product Folder</td>
</tr>
<tr>
<td>ADS1220</td>
<td>Product Folder</td>
</tr>
<tr>
<td>SN65HVD101</td>
<td>Product Folder</td>
</tr>
</tbody>
</table>

Temperature Error Between the Mean of 1024 Measured Data Points and the PT100-Simulator’s Provided Temperatures

Design Features

- IO-Link v1.1 and v1.0 Connectivity Out of the Box (TMG stack, PHY and M12 connector)
- Built-In Analog and Digital Sensors on PCB
- Simple Interfacing of Other Sensors
- Power consumption: 160 mW (in COM3 mode)
- RTD Performance: Maximum Measured Error: 0.17°C (–200°C to 850°C)
- Designed to meet with: IEC 61000-4-2, IEC 61000-4-4, IEC 61000-4-5 and IEC 60255-5

Featured Applications

- Factory Automation and Process Control
- Building Automation
- Sensors and Field Transmitters
- Portable Instrumentation
- Field actuators

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.
1 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.
2 IO-Link Device — System Description

This design was made with the following targets:

- IO-Link communication with master functional out of the box (see Section 6 for IODD details).
- Digital and analog inputs readable by IO-Link master functional out of the box.
- Easy connection of in-house sensor to the PCB.
- Overhead of signal chain, power and computing enabling prototyping directly with the provided PCB.
- Consideration for both IO-Link certification, mechanical, ESD, and EMC constraints to enable as much as needed reuse of the provided schematics and layout files.

![Figure 1. IO-Link Transmitter Overview (System Block Diagram)](image)

2.1 IO-Link Interface

This design contains a totally validated IO-Link PHY and stack (see [1] and [2]). This design also contains a form factor of 6 mm width (compatible with a standard M12 connector). With all three components, this design aims to jump-start IO-Link devices developments.

2.2 IO-Link Sensor Inputs

The design comes with:

- Potentiometer, which the user can actuate to simulate analog input changes and see the result on its IO-Link master out of the box.
- Precision resistor to enable easy calibration (selectable through deep switch)
- Push button, which the user can actuate to simulate digital input changes and see the result on its IO-Link master out of the box.
- Connectors between the 24-Bit Analog-to-Digital Converter (ADC) (ADS1220) and the potentiometer to allow easy connection of an analog sensor.
- Headers for easy interfacing to own sensors with existing electronics.

2.3 Selected Integrated Circuits

The system is leveraging:

- **SN65HVD101**, a dedicated product which is an interface for IO-Link buses and provides full physical layer of the OSI model (PHY) support and a low-dropout regulator (LDO) to power the rest of the system.
- **MSP430FR5738** from the family devices featuring embedded Ferroelectric Random Access Memory (FRAM) nonvolatile memory which brings unique capabilities for field updates and logging
- **ADS1220**, which offers low power ADC with a serial peripheral interface (SPI) for read-back from the microcontroller (MCU).
3 Introduction to the IO-Link Interface

CAUTION
To facilitate a ground-up IO-Link device project, this section provides a quick overview of the IO-Link interface. This section should, under no condition, be considered a reference. Only the reference documents should be used after the initial phase of the project.

IO-Link \(^{(1)}\) is a simple and cheap point-to-point protocol (standardized as IEC 61131-9) for the industrial automation and control applications.

Though the IO-Link clearly states that a master can have several ports, each of which can have a unique device connected to it, the rest of this document refers to a connection between the master and the device to avoid a to heavy “master-port” naming of a potentially misleading “port” denomination.

3.1 IO-Link Physical Connectors

The IO-Link connectors pin assignment is based on IEC60947-5-2 \(^{[4]}\) with extensions specified in IO-Link Interface and System Specification v1.1.2 \(^{[1]}\). Figure 2 is a capture of the M12 connector selected for this project from \(^{[4]}\).

![M12 Connector Diagram]

NOTE 1 Pin identification numbering is not necessary.

NOTE 2 For a provisional period, the use of 1/2”-20UNF-2A is permissible as an alternative to M12 on a.c. proximity switches.

NOTE 3 The protective earth pin shall be omitted for class II proximity switches.

Figure 2. M12 Ø 4-Pin Integral Connector (Defined by IEC 60947.5.2)

\(^{(1)}\) “IO-Link™ is a trade name of the IO-Link Community. This information is given for the convenience of users of this international Standard and does not constitute an endorsement by IEC of the trade name holder or any of its products. Compliance to this standard does not require use of the registered logos for IO-Link™. Use of the registered logos for IO-Link™ requires permission of the IO-Link Community. \(^{[1]}\)
The electrical connections are shown in Figure 3, and are extracts from [1].

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Designation</th>
<th>Remark</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>L+</td>
<td>Power supply (+)</td>
<td>See Table 7</td>
</tr>
<tr>
<td>2</td>
<td>I/Q</td>
<td>NC/DI/DO (port class A)</td>
<td>Option 1: NC (not connected)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>P24 (port class B)</td>
<td>Option 2: DI</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Option 3: DI, then configured DO</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Option 4: Extra power supply for power Devices (port class B)</td>
</tr>
<tr>
<td>3</td>
<td>L-</td>
<td>Power supply (-)</td>
<td>See Table 7</td>
</tr>
<tr>
<td>4</td>
<td>C/Q</td>
<td>SIO/SDCI</td>
<td>Standard I/O mode (DI/DO) or SDCI (see Table 6 for electrical characteristics of DO).</td>
</tr>
<tr>
<td>5</td>
<td>NC</td>
<td>NC (port class A)</td>
<td>Option 1: Shall not be connected on the Master side (port class A).</td>
</tr>
<tr>
<td></td>
<td>N24</td>
<td>N24 (port class B)</td>
<td>Option 2: Reference to the extra power supply (port class B)</td>
</tr>
</tbody>
</table>

NOTE  M12 is always a 5 pin version on the Master side (female).

![M12-4 Pin Layout and Assignments](image)

**Figure 3. M12-4 Pin Layout and Assignments**

It should be noted that according to [1], the current project is only using the port Class A definition.

Cables are also specified by [1], with a maximum length of 20 m and associated maximum resistance and capacitance.

### 3.2 IO-Link Device Power

The IO-Link device (class A) can draw its power from the L+ line and is only allowed to draw up to 200 mA (see [1] for more details) from a voltage, which varies between 18 and 30 volts (see [1]). The IO-Link device must be functional less than 300 ms (see [1]) after the supply passes the 18-V threshold.
3.3 IO-Link Communication Layer

The IO-Link communication can be seen as having two modes. The first mode is a back-up, quasi-static mode which ensures backward compatibility with standard I/O (SIO) mode specified in IEC61131-2 [5]. The second mode is the newly defined dynamic mode for bi-directional communication (SDCI) defined by [1]. A good overview is provided by Figure 4 (combined extract from [1] and [5]).

Figure 4. SIO versus SDCI (or IEC61131-9 versus IEC61131-2)

The switch between SIO mode and SDCI is master initiated.

The master will issue a wake-up command to the device (which consists in shorting the 80 µs CQ line with at least 500 mA (IQPKHM) [1]. The device must be ready for communication in less than 500 µs (TREN).

After the wake-up request (WURQ), the master will wait for the device to be enabled for TREN [1]. The master will then try to identify the highest transmission rate supported by the device by sending a test message (M-sequence type 0). See Section 3.3.2 - Data Link Layer for details.

Following the wake-up attempt, should communication fail, the device switches back to SIO mode within a time window of 60 ms to 300 ms (TDSIO [1]).

If communication is successful, it occurs on a frame basis.

3.3.1 Physical Layer

3.3.1.1 Handshake

The master will issue a wake-up command to the device (which consists in shorting the CQ line for 80 µs with at least 500 mA (IQPKHM) [1]. The device must be ready for communication in less than 500 µs (TREN).

The short from the master will be made in such a way that the master shorts the CQ line to the opposite value driven by the device to ensure the device senses the current surge the master is driving on the CQ line (see Figure 5).

Figure 5. Wake-Up Request
3.3.1.2 Physical Layer - Modulation

Communication is done with a universal asynchronous receiver or transmitter (UART) frame consisting of 11 bits (1 start bit + 8 bit data + 1 bit parity + 1 STOP bit).

Bits are transmitted over the CQ line with a simple non-return-to-zero (NRZ) (that is, a logical ‘0’ is 24 V between CQ and L– and logical ‘1’ is 0 V between CQ and L–).

Bits duration are defined by the transmission rate (the highest transmission rate at which the device can detect the test message sent by the master), the eye diagrams are illustrated by Figure 6 and Figure 7.

![Figure 6. Eye Diagram for the 'H' and 'L' Detection](image1)

In the figure, 1) = no detection 'L'; and 2) = no detection 'H'

![Figure 7. Eye Diagram for the Correct Detection of a UART Frame](image2)
3.3.2 Data Link Layer

3.3.2.1 Transmission Frame

Communication between a master and its associated device takes place in a fixed schedule, called the message sequence (M-sequence) time (t M-sequence) defined in [1] of which Figure 8 is an extract.

![Figure 8. M-Sequence Timing](image)

3.3.2.2 Transmission Rate Negotiation

After the WURQ, the master will send a test message with M-sequence TYPE_0 and should the device be capable of deciphering, the device should answer within tA to the master (see Figure 9 and Figure 10).

![Figure 9. Example of Successful Transmission Rate Negotiation](image)

![Figure 10. Example of Failed Transmission Rate Negotiation](image)
### Data Link Layer Services

Once established, the master and devices have access to services summarized in Table 1.

<table>
<thead>
<tr>
<th>SERVICE NAME</th>
<th>MASTER</th>
<th>DEVICE</th>
</tr>
</thead>
<tbody>
<tr>
<td>DL_ReadParam</td>
<td>R</td>
<td>I</td>
</tr>
<tr>
<td>DL_WriteParam</td>
<td>R</td>
<td>I</td>
</tr>
<tr>
<td>DL_ISDUTransport</td>
<td>R</td>
<td>I</td>
</tr>
<tr>
<td>DL_ISDUAbsorbt</td>
<td>R</td>
<td>I</td>
</tr>
<tr>
<td>DL_PDOutputUpdate</td>
<td>R</td>
<td></td>
</tr>
<tr>
<td>DL_PDOutputTransport</td>
<td></td>
<td>I</td>
</tr>
<tr>
<td>DL_PDInputUpdate</td>
<td></td>
<td>R</td>
</tr>
<tr>
<td>DL_PDInputTransport</td>
<td></td>
<td>I</td>
</tr>
<tr>
<td>DL_PDCycle</td>
<td>I</td>
<td>I</td>
</tr>
<tr>
<td>DL_SetMode</td>
<td>R</td>
<td></td>
</tr>
<tr>
<td>DL_Mode</td>
<td>I</td>
<td>I</td>
</tr>
<tr>
<td>DL_Event</td>
<td>I</td>
<td>R</td>
</tr>
<tr>
<td>DL_EventConf</td>
<td>R</td>
<td></td>
</tr>
<tr>
<td>DL_EventTrigger</td>
<td>R</td>
<td></td>
</tr>
<tr>
<td>DL_Control</td>
<td>I / R</td>
<td>R / I</td>
</tr>
<tr>
<td>DL_Read</td>
<td>R</td>
<td>I</td>
</tr>
<tr>
<td>DL_Write</td>
<td>R</td>
<td>I</td>
</tr>
</tbody>
</table>

Key: (See\(^{(1)(2)}\))

- **I**: Initiator of service
- **R**: Receiver (responder) of service

\(^{(1)}\) Initiator of a service (towards the layer above)
\(^{(2)}\) Receiver (responder) of a service (from the layer above)
3.3.3 Application Layer

Once established, the Master will then be able to access the structure and services of the device application layer as illustrated by Figure 11.

![Diagram showing the structure and services of the Device Application Layer](image-url)

**Figure 11. Structure and Services of the Device Application Layer**
4 Block Diagram

Figure 12. IO-Link Sensor Block Diagram

For more information on each of these devices, see the respective product folders at www.ti.com.

4.1 Highlighted Products

The system is leveraging the following semiconductor integrated circuits:

- **SN65HVD101** is a dedicated product which is an interface product for IO-Link buses which provides a full PHY support and LDO to power the rest of the system.
- **MSP430FR5738** from the family of devices featuring embedded FRAM nonvolatile memory which brings unique capabilities for field updates and logging.
- **ADS1220**, which offers low power ADC with SPI for read back from the MCU.

The design comes with:

- Potentiometer, which is fitted to enable easy simulation of analog sensor and read-back through IO-Link
- Precision resistor to enable easy calibration (selectable through deep switch)
- Push button, which is fitted to enable easy simulation of digital sensor and read-back through IO-Link
- Header, which is fitted to enable easy connection of smart sensor for read-back through IO-Link (SW adaptation will likely be needed)
Figure 13. SN65HVD101 (IO-Link PHY for Device Nodes) Block Diagram

- Configurable CQ output: push-pull, high-side, or low-side for SIO mode
- Remote wake-up indicator
- Current limit indicator
- Power-good indicator
- Overtemperature protection
- Reverse polarity protection
- Configurable current limits
- 9-V to 36-V supply range
- Tolerant to 50-V peak line voltage
- 3.3-V and 5-V configurable integrated LDO
- 20-pin QFN package (4.0 mm × 3.5 mm)
4.3 MSP430FR5738

Embedded MCU 16-Bit RISC Architecture Up to 24-MHz Clock
- Wide supply voltage range (2 V to 3.6 V)
- Optimized ultra low power modes (81.4 µA/MHz in active and 320 nA in shutdown (LPM4.5))
- Ultra-low-power ferroelectric RAM
- 16-KB nonvolatile memory
- Ultra-low-power writes
- Fast write at 125 ns per word (16KB in 1 ms)
- Built-in error coding and correction (ECC) and MPU
- Universal memory = program + data + storage
- 10^15 write cycle endurance

Intelligent Digital Peripherals
- 32-bit hardware multiplier (MPY)
- 3-channel internal DMA
- RTC with calendar and alarm functions
- 16-bit Cyclic redundancy checker (CRC)
- High-performance analog
- Enhanced serial communication
4.4  ADS1220

![Block Diagram](https://www.ti.com)  

Figure 15. ADS1220 Block Diagram

- Low current consumption:
  - Duty-cycle mode: 120 μA
  - Normal mode: 415 μA
- Wide supply range: 2.3 V to 5.5 V
- Programmable gain: 1 V/V to 128 V/V
- Programmable data rates: up to 2 kSPS
- Simultaneous 50-Hz and 60-Hz rejection at 20 SPS with a single-cycle settling digital filter
- Low-noise PGA: 90 nV\text{RMS} at 20 SPS
- Dual-matched programmable current-sources: 10 μA to 1500 μA
- Internal 2.048-V reference: 5 ppm/°C (typical) drift
- Internal oscillator: 2% (maximum) accuracy
- Internal temperature sensor
- Two differential or four single-ended inputs
- SPI™-compatible interface
- Package: 3.5 mm × 3.5 mm × 0.9 mm QFN
5 Circuit Design and Component Selection

5.1 PCB Area

Head transmitters have a standardized footprint defined by the connector sizes: M5, M8, M12.

This design uses the industry standard size M12 connector and enables the PCB width to fit with a pipe of a similar diameter as the connector.

The design uses the PCB divided in four different functional areas to provide an easier starting point for new projects, as well as rapid prototyping with breakaway sections.

![Figure 16. Full System PCB Dimensions](image1)

![Figure 17. Functional Sections of the PCB](image2)

5.2 Power and Protection Design

The IO-Link device design is powered off the IO-Link interface by way of the L+ (24-V nominal) and L- (GND) terminals. According to the IO-Link interface and system specification [1], an IO-Link device must be able to operate with a supply voltage ranging from 18 V to 30 V.

The IO-Link PHY SN65HVD101 (U2) used in the design operates with supply voltages from 9 V to 30 V, providing a lot of margin compared to 18 to 30 V. The IO-Link PHY SN65HVD101 integrates a linear voltage regulator powering internal parts of the PHY itself. The linear voltage regular also powers the MSP430 (U3) device and the ADS1220 (U1) device. The linear regulator is set-up to provide a 3.3-V rail (VCC) on its VCCOUT-terminal by grounding the VCCSET-terminal (terminal 1 of U2).

The IO-Link PHY (U2) provides three indicator outputs (PWR_OK, CUR_OK, and TEMP_OK) which signal fault conditions of the power supply (undervoltage condition of VCC or L+). The three indicator outputs also signal overcurrent in or out of the CQ-pin. The three indicator outputs also signal over-temperature of the die by driving the respective terminals to a logic LOW state, while the outputs have a high impedance under normal operating conditions. The indicator output signals are fed into the MSP430 (U3) device.
The L+ and CQ pins of the SN65HVD101 device offer a ±40-V absolute maximum steady voltage rating, which is furthermore extended to ±50 V for transients with pulse width less than 100 µs.

The IO-Link PHY (U2) margin and the ability of the PHY to withstand even negative voltages ease the design because of the robustness of the solution against ESD and Burst and Surges as defined in the Standards IEC 61000-4-2, IEC 61000-4-4, and IEC 61000-4-5.

The design uses an additional transient protection circuitry consisting of the TVS diodes (D6, D7, D8) and bypass capacitors C10, C12 and C13 to be in compliance with Standards IEC 61000-4-2, IEC 61000-4-4, and IEC 61000-4-5.

![Power and Data Interface with Protection Circuitry](image)

**Figure 18. Power and Data Interface with Protection Circuitry**

The IO-Link specification does not require a surge transient test (IEC61000-4-5) because of the limitation of maximum cable length to 20 meters. However, the use of the design in applications using digital input or output and with cable lengths exceeding 30 m requires surge testing. The design uses the assumption that the surge test is the most severe of the three transient test cases. The design also uses the assumption that the surge test is the test with the highest energy level. Therefore, special care was used in selecting the right transient voltage suppressor (TVS) as a clamping device.
**SN65HVD101**

Specification as in datasheet (example)

- Nominal Supply Voltage Range
  - ±40V
  - ±50V

- Line Voltage, steady state
  - ±40V

- Line Voltage, transient pulse width < 100 µs
  - ±50V

**SMAJ30CA**

Specification as in datasheet (example)

- VCL Clamping voltage for a specific short circuit current pulse waveform @ a specific ambient temperature (TA)
  - IPP_app = 2A, 8/20 µs
  - max 46.4V @ 150°C
  - VCL_appl
  - max 48.4V @ 8.3A, 25°C
  - PPP = 400W for a 10/1000 µs pulse

- ISP_app = 2A, 8/20 µs
  - typ 35.1V @ 1mA, 25°C
  - min 33.3V @ 1mA, 25°C

- VBR Breakdown voltage @ a specific leakage current (IR)
  - ambient temperature (TA)

- VRM Stand-off voltage leading to a maximum leakage current (IRM)
  - @ a specific temperature

- IPP_app = 2A, 8/20 µs
  - max 64.3V @ 36A, 25°C
  - PPP = 2.3kW for a 8/20 µs pulse

**Figure 19. SN65HVD101 Device and SMAJ30CA Device**
In order to choose TVS Diodes appropriately, three requirements must be satisfied:

1. VRM, the TVS’ stand-off voltage (the voltage when the TVS does not conduct) must be greater than or equal to the transceiver’s maximum signal and supply voltage of 30 V to prevent the TVS from conducting during normal operation.

2. IPP, the TVS’ peak pulse current at the short circuit pulse waveform must be greater than the application-specific peak pulse current IPP_app. The open circuit voltage of the combination wave generator (surge generator) and the impedance of the generator and the coupling device determines the application-specific peak pulse current IPP_app. Most TVS’ specify the IPP for a 10/1000 µs pulse only. However, the pulse used for the surge test is mostly an 8/20 µs pulse. In this case, the pulse rating curve in the datasheet can be used to derive the peak pulse power PPP for a specific pulse width of 20 µs. IPP can then be derived by dividing the PPP by the estimated clamping voltage VCL at this IPP level. The VCL for an 8/20 µs pulse will be much larger than the VCL for the 10/1000 µs pulse. It is recommended to contact the TVS manufacturer when estimated values are used unless there is a large margin between IPP and IPP_app.

3. When the TVS conducts and becomes low-impedance to shunt the surge current to ground, the TVS’ application-specific clamping voltage VCL_appl must be lower than the transceiver’s maximum transient stand-off voltage of ±50 V. To obtain the application specific clamping voltage, the TVS’ VCL needs to be reduced according to the reduction of the TVS’ IPP to the application specific IPP_app. Some data sheets provide the differential resistance for the specific pulse waveform, which helps greatly to determine the reduction of the TVS’ IPP to the application specific IPP_app. If differential resistance for the specific pulse waveform is not supplied and if there is not enough margin, the TVS manufacturer should be contacted. The VBR and VCL voltages in the TVS’ data sheets are often given for an ambient temperature of 25°C only. Because those voltages usually have a positive temperature coefficient, the VCL values need to be corrected accordingly to ensure that requirement 3. is fulfilled even at the maximum ambient temperature of the application specific case and under the conditions of multiple repetitive surges which heat up the TVS. The temperature coefficient is given in most data sheets.

For the special case of this small size IO-Link device design, a 1.2 µs/50 µs 1 kV pulse applied by way of a 500 Ω impedance has been considered according to IEC 60255-5. The resulting peak current through the clamping device (TVS) is then roughly 1 kV / 500 Ω = 2 A. The SMAJ30CA device is a bidirectional TVS and fulfills the above mentioned requirements by clamping voltages with both polarities. The SMAJ30CA device has a stand-off voltage VRM of 30 V, a minimum breakdown voltage VBR of 33.3 V, and an application specific clamping voltage of roughly 46.3 V at the 2-A current level and at a junction temperature of 150°C.

In case of other end applications, the more severe requirements of IEC61000-4-5 (using coupling impedances of 40 Ω + 2 Ω) may be applicable. The open circuit voltage of this surge pulse has the same 1.2 µs/50 µs double exponential waveform, resulting in an 8/20 µs short circuit current shape of the combination wave generator used in this test. The reduced 40 Ω + 2 Ω coupling impedance (compared to the 500 Ω) increases the peak current at a 1 kV surge level to roughly 1 kV / 42 Ω = 23.8 A.

D4 provides an additional level of reverse polarity protection. While the SN65HVD101 device can withstand negative voltages up to –40 V (in steady state) and up to –50 V (transient) as expressed previously, the diode avoids the supply voltage bypass capacitor C10 being discharged during a negative pulse. The diode enables that the design will recover much faster from such a negative surge event.
5.3 Front-End Design

For guidance on designing the input filtering of the ADS1220 device, please refer to its data sheet [7].

5.4 Design Your Own Sensor Application

5.4.1 Hardware

5.4.1.1 Connecting Your Own Sensors to the IO-Link Demo Board

The design of the IO-Link Demo board is to either use the on-board circuit for connecting RTDs or connect your own digital sensors using the SPI/I\textsuperscript{2}C interface from the MSP430FR5738 device. The SPI/I\textsuperscript{2}C interface uses the eUSCI_B0 Module of the MSP430FR5738 device. In synchronous mode, the eUSCI_B0 connects the device to an external sensor by way of three terminals: UCB0SIMO, UCB0SOMI, and UCB0CLK. In I\textsuperscript{2}C mode, the eUSCI_B0 module provides an interface between the MSP430FR5738 device and I\textsuperscript{2}C-compatible sensors by way of two terminals: UCB0SDA and UCB0SCL. To connect other sensors, you need to break away the part of the board with the ADS1220 device (see Section 5.4.1.2). After breaking the ADS1220 board, the eUSCI_B0 terminals are available on the board for connecting digital sensors by way of SPI or I\textsuperscript{2}C.

5.4.1.2 Break-Away Board Options

Beyond the flexibility of the built-in front-end, the PCB was also designed to offer two different places where the signal chain can be interrupted, thanks to break-away sections that interface in-house designs:

Hardware Options (Break-out)

The TI Design is a complete IO-Link sensor solution with the analog front-end including a potentiometer and push button to simulate an actual sensor.

For evaluation purposes the user has two additional options by removing one or both break-out sections.

<table>
<thead>
<tr>
<th>CAUTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Please be careful breaking off the break-out sections. Due to the small form factor and small trace width, it is recommended to use a saw to remove the sections rather than breaking them away.</td>
</tr>
</tbody>
</table>

1. 1. Break-out I
   (a) Removes the push-button and the potentiometer
   (b) J2 can be used as the sensor interface in 2-, 3- and 4-wire mode (see Figure 20 - Analog Front-End)

2. 1. Break-out II
   (a) Removes ADS1220 and the input filtering
   (b) The user has now access to the soldering pads (see Figure 17 - Functional Sections of the PCB)
      (i) Pad 1: CS
      (ii) Pad 2: CLK
      (iii) Pad 3: SIMO
      (iv) Pad 4: SOMI
      (v) Pad 5: DRDY
      (vi) Pad 6: SW
2-4, 3-, 4-wire configuration:

2-wire: R4=0R, R12=0R
3-wire (default): R4=DNP, R12=0R
4-wire: R4=DNP, R12=DNP

Connector J1

J1 can be used for 2-3- and 4-wire connection of a separate sensor.

2-wire: Use PIns 2 & 3
3-wire: Use PIns 2 & 3/4
4-wire: Use PIns 1/2 & 3/4

NOTE: break-out section 1 should be physically removed

**Figure 20. Analog Front-End Schematics**
5.4.2 Software Update

For MSP430 Firmware updates, Code Composer Studio is recommended. Code Composer Studio™ (CCStudio) is an integrated development environment (IDE) for Texas Instruments (TI) embedded processor families. CCStudio comprises a suite of tools used to develop and debug embedded applications. It includes compilers for each of TI's device families, source code editor, project build environment, debugger, profiler, simulators, real-time operating system and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. For Programming and Debugging the MSP430FR5738 implements an Embedded Emulation Module (EEM). It is accessed and controlled through either 4-wire JTAG mode or Spy-Bi-Wire mode. On this Reference Design the Spy-Bi-Wire mode is supported only. For more details on how the features of the EEM can be used together with Code Composer Studio (CCS), see Advanced Debugging Using the Enhanced Emulation Module, (SLAA393). The 2-wire interface is made up of the SBWTCK (Spy-Bi-Wire test clock) and SBWTDIO (Spy-Bi-Wire test data input/output) pins. The SBWTCK signal is the clock signal and is a dedicated pin. In normal operation, this pin is internally pulled to ground. The SBWTDIO signal represents the data and is a bidirectional connection. To reduce the overhead of the 2-wire interface, the SBWTDIO line is shared with the RST/NMI pin of the device. For Programming and debugging purposes the SBWTCK, SBWTDIO, VCC and GND from the Debugger needs to be connected on J1.

Figure 21. JTAG Connection (Pin 1 is Marked on PCB)

With the proper connections, an MSP430 Debugger Interface (such as the MSP-FET430UIF, see [13]) can be used to program and debug code on the Reference Design.
5.4.3 Power During Debugging

**CAUTION**

Special care should be taken during debug to avoid damages due to different power domain in conflicts (IO-Link power and debugger tools power), read this section carefully.

The SN65HVD101 integrates a linear voltage regulator, which supplies 3.3 V to the IO-Link Demo Board if a voltage in the range of 9 V to 30 V is supplied to L+. Normally the MSP430FR5738 is powered from this 3.3 V.

If this local 3.3 V supply from the SN65HVD101 is used during debug, make sure VCC_Target pin from the Debugger Interface is connected to VCC. If there is no local power and power from the Debugger Interface is used, make sure VCC_Tool pin from the Debugger Interface is connected to VCC and disconnect VCC_Target pin (see Figure 22 - Signal Connections for 2-Wire JTAG Communication (Spy-Bi-Wire)).

![Figure 22. Signal Connections for 2-Wire JTAG Communication (Spy-Bi-Wire) View From Separate “Debugger Interface” Board](image-url)
6 **Software Description**

The demo software is a complete implementation according to IO-Link specification V1.1.2 and test specification V1.1. The IO-Link demo software supports data storage, block parameterization, and device access locks. The software also shows a high-precision temperature measurement, which is simulated with a potentiometer. The button on the board can be used to teach upper and lower switch points. For more information on the IO-Link stack software contact TMG: [http://www.tmgte.com/partner/texas-instruments](http://www.tmgte.com/partner/texas-instruments).

7 **Test Setup**

7.1 **Front-End Test Setup and Results**

The Test Setup is meant to measure the analog performance of the front-end. Figure 23 - Front-End Test Setup shows the setup.

A PT100-Simulator was used as a sensor reference to measure the respective temperature values. The PT100-Simulator (Type 1049 from Time Electronics) has 23 fixed precision resistors representing the equivalent temperatures. The tolerances of the precision resistors’ equivalent temperatures (according to the Callendar-van-Dusen formula) [13] are graphically shown in Figure 24 - Temperature Error versus Temperature of PT100 sensors (Class AA, A, B) and the PT100 simulator” together with the different PT100 sensor classes (AA, A, B). It can be seen that the precision of the Simulator is at least better than the Class A PT100 Elements and similar to Class AA. Figure 24 shows an overview of the provided Temperatures of the PT100-Simulator. It also shows the corresponding resistor values when using the Callendar-van-Dusen formula. The actual measured resistor values with precision 8.5 digit multi-meter and the resulting real temperatures are also listed in Table 2 - PT100 Simulations.

With this information the errors contributing from our reference can be minimized which allows a more accurate system performance analysis.

In order to measure the front-end from each ‘temperature’ 1024 captures were taken after offset and gain calibration of the ADS1220. Those values are stored inside the MSP430 memory and can be read using Code Composer Studio.

A Matlab script is being used to provide for each temperature data-set a histogram, including Mean value and Standard deviation.

Figure 25 shows the temperature error for the 23 temperature measurements. For this plot, the mean values were taken and compared to the “Equivalent Temperatures of the PT100-Simulator” listed in Table 2 - PT100 Simulations. Figure 24 compares this error to the different PT100 sensor classes.

![Figure 23. Front-End Test Setup](image-url)
Figure 24. Temperature Error versus Temperature of PT100 Sensors (Class AA, A, B) and the PT100 Simulator

Table 2. PT100 Simulations

<table>
<thead>
<tr>
<th>Temperature [°C]</th>
<th>Corresponding Resistor Values according to Callendar-van-Dusen formula [Ω]</th>
<th>Measured resistor values (8.5 digit multimeter) [Ω]</th>
<th>Equivalent Temperatures of the PT100-Simulator [°C]</th>
<th>Temperature Delta</th>
</tr>
</thead>
<tbody>
<tr>
<td>−200</td>
<td>18.520</td>
<td>18.583</td>
<td>−199.854</td>
<td>0.146</td>
</tr>
<tr>
<td>−100</td>
<td>60.256</td>
<td>60.309</td>
<td>−99.870</td>
<td>0.130</td>
</tr>
<tr>
<td>−50</td>
<td>80.306</td>
<td>80.352</td>
<td>−49.885</td>
<td>0.115</td>
</tr>
<tr>
<td>−20</td>
<td>92.160</td>
<td>92.166</td>
<td>−19.984</td>
<td>0.016</td>
</tr>
<tr>
<td>−10</td>
<td>96.086</td>
<td>96.099</td>
<td>−9.967</td>
<td>0.033</td>
</tr>
<tr>
<td>0</td>
<td>100.000</td>
<td>100.043</td>
<td>0.109</td>
<td>0.109</td>
</tr>
<tr>
<td>10</td>
<td>103.903</td>
<td>103.939</td>
<td>10.094</td>
<td>0.094</td>
</tr>
<tr>
<td>20</td>
<td>107.794</td>
<td>107.833</td>
<td>20.102</td>
<td>0.102</td>
</tr>
<tr>
<td>30</td>
<td>111.673</td>
<td>111.707</td>
<td>30.088</td>
<td>0.088</td>
</tr>
<tr>
<td>40</td>
<td>115.541</td>
<td>115.568</td>
<td>40.070</td>
<td>0.070</td>
</tr>
<tr>
<td>50</td>
<td>119.419</td>
<td>119.419</td>
<td>50.056</td>
<td>0.056</td>
</tr>
<tr>
<td>60</td>
<td>123.242</td>
<td>123.312</td>
<td>60.183</td>
<td>0.183</td>
</tr>
<tr>
<td>80</td>
<td>130.897</td>
<td>130.935</td>
<td>80.100</td>
<td>0.100</td>
</tr>
<tr>
<td>100</td>
<td>138.506</td>
<td>138.610</td>
<td>100.276</td>
<td>0.276</td>
</tr>
<tr>
<td>150</td>
<td>157.325</td>
<td>157.411</td>
<td>150.229</td>
<td>0.229</td>
</tr>
<tr>
<td>200</td>
<td>175.856</td>
<td>175.877</td>
<td>200.057</td>
<td>0.057</td>
</tr>
<tr>
<td>250</td>
<td>194.098</td>
<td>194.088</td>
<td>249.972</td>
<td>0.028</td>
</tr>
<tr>
<td>300</td>
<td>212.052</td>
<td>212.063</td>
<td>300.032</td>
<td>0.032</td>
</tr>
<tr>
<td>400</td>
<td>247.092</td>
<td>247.087</td>
<td>399.985</td>
<td>0.015</td>
</tr>
</tbody>
</table>
### Table 2. PT100 Simulations (continued)

<table>
<thead>
<tr>
<th>Temperature [°C]</th>
<th>Corresponding Resistor Values according to Callendar-van-Dusen formula [Ω]</th>
<th>Measured resistor values (8.5 digit multimeter) [Ω]</th>
<th>Equivalent Temperatures of the PT100-Simulator [°C]</th>
<th>Temperature Delta</th>
</tr>
</thead>
<tbody>
<tr>
<td>500</td>
<td>280.978</td>
<td>280.986</td>
<td>500.026</td>
<td>0.026</td>
</tr>
<tr>
<td>600</td>
<td>313.708</td>
<td>313.715</td>
<td>600.022</td>
<td>0.022</td>
</tr>
<tr>
<td>700</td>
<td>345.284</td>
<td>345.363</td>
<td>700.256</td>
<td>0.256</td>
</tr>
<tr>
<td>800</td>
<td>375.704</td>
<td>375.716</td>
<td>800.040</td>
<td>0.040</td>
</tr>
</tbody>
</table>

**Figure 25. Temperature Error Between the Mean of 1024 Measured Data Points and the PT100-Simulator’s Provided Temperatures**
Figure 26. Temperature Error of the TI Design Compared to the Tolerance of the Different PT100 Element Classes
7.2 **IO-Link Test Setup**

For IO-Link test setup documentation please refer to the separate document [8].

![IO-Link Transmitter Design Test-Setup with PT100 Simulator and Balluff IO-Link Master](image)

*Figure 27. IO-Link Transmitter Design Test-Setup with PT100 Simulator and Balluff IO-Link Master*

8 **Test Results**

For test results documentation please refer to the separate document [8].

8.1 **IO-Link System Test Results**

For test results documentation please refer to the separate [8].

9 **Design Files**

9.1 **Schematics**

To download the Schematics, see the design files at [TIDA-00188](#).
Figure 28. Full PCB Schematics
9.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-00188. Table 3 shows the BOM for the Turnkey IO-Link Sensor Transmitter.

<table>
<thead>
<tr>
<th>Designator</th>
<th>Quantity</th>
<th>Value</th>
<th>Description</th>
<th>Package Reference</th>
<th>Part Number</th>
<th>Manufacturer</th>
<th>Alternate Part Number</th>
<th>Alternate Manufacturer</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1, C3</td>
<td>2</td>
<td>1800pF</td>
<td>CAP, CERM, 1800pF, 100V, +/-10%, X7R, 0402</td>
<td>0402</td>
<td>GRM155R72A182KA01D</td>
<td>Murata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C2</td>
<td>1</td>
<td>0.018uF</td>
<td>CAP, CERM, 0.018uF, 100V, +/-10%, X7R, 0603</td>
<td>0603</td>
<td>C0803C183K1RACTU</td>
<td>Kemet</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C4, C5</td>
<td>2</td>
<td>0.22uF</td>
<td>CAP, CERM, 0.22uF, 6.3V, +/-10%, X5R, 0402</td>
<td>0402</td>
<td>GRM155R60J224KE01D</td>
<td>Murata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C6, C8</td>
<td>2</td>
<td>2700pF</td>
<td>CAP, CERM, 2700pF, 100V, +/-10%, X7R, 0402</td>
<td>0402</td>
<td>GRM155R72A272KA01D</td>
<td>Murata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>1</td>
<td>0.027uF</td>
<td>CAP, CERM, 0.027uF, 100V, +/-10%, X7R, 0603</td>
<td>0603</td>
<td>C0803C273K1RACTU</td>
<td>Kemet</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C9, C18</td>
<td>2</td>
<td>4.7uF</td>
<td>CAP, CERM, 4.7uF, 6.3V, +/-10%, X5R, 0402</td>
<td>0402</td>
<td>C1005X5R6475M050BC</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C10</td>
<td>1</td>
<td>2.2uF</td>
<td>CAP, CERM, 2.2uF, 100V, +/-10%, X7R, 1210</td>
<td>1210</td>
<td>GRM32ER72A223KA35L</td>
<td>Murata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C12</td>
<td>1</td>
<td>0.1uF</td>
<td>CAP, CERM, 0.1uF, 100V, +/-10%, X7R, 1206</td>
<td>1206</td>
<td>1206C104JAT12A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C13</td>
<td>1</td>
<td>330pF</td>
<td>CAP, CERM, 330pF, 100V, +/-10%, X7R, 0402</td>
<td>0402</td>
<td>GRM155R72A331KA01D</td>
<td>Murata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C15</td>
<td>1</td>
<td>0.47uF</td>
<td>CAP, CERM, 0.47uF, 6.3V, +/-10%, X5R, 0402</td>
<td>0402</td>
<td>GRM155R60J474KE19D</td>
<td>Murata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C16, C17</td>
<td>2</td>
<td>0.1uF</td>
<td>CAP, CERM, 0.1uF, 100V, +/-10%, X7R, 0402</td>
<td>0402</td>
<td>C1005X5R60J104K</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1, D2</td>
<td>2</td>
<td>40V</td>
<td>Diode, Schottky, 40V, 0.35A, SOD-523</td>
<td>SOD-523</td>
<td>ZHCSJ30TA</td>
<td>Diodes Inc.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>1</td>
<td>Yellow</td>
<td>LED, Yellow, SMD</td>
<td>LED, 1.3x0.65x0.8mm</td>
<td>LY L29K-J12K2-26-Z</td>
<td>OSRAM</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D4</td>
<td>1</td>
<td>200V</td>
<td>Diode, Ultrafast, 200V, 1A, SOD-123</td>
<td>SOD-123</td>
<td>RF071M2S</td>
<td>Rahm</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D5</td>
<td>1</td>
<td>Green</td>
<td>LED, Green, SMD</td>
<td>LED, 1.7x0.65x0.8mm</td>
<td>LG L29K-G2J1-24-Z</td>
<td>OSRAM</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D6, D7, D8</td>
<td>3</td>
<td>30V</td>
<td>Diode, TVS, Bi, 30V, 400W, SMA</td>
<td>SMA</td>
<td>SMAJ39CA</td>
<td>Bourns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R1, R3, R7, R11</td>
<td>4</td>
<td>4.12k</td>
<td>RES, 4.12k ohm, 0.1%, 0.1W, 0603</td>
<td>0603</td>
<td>RG1608P-4121B-T5</td>
<td>Susumu Co Ltd</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>1</td>
<td>3.24k</td>
<td>RES, 3.24k ohm, 0.1%, 0.333W, 1206</td>
<td>1206</td>
<td>PFC-W1206R-12-3241-B</td>
<td>TT Electronics/IRC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R5, R6, R8</td>
<td>3</td>
<td>47</td>
<td>RES, 47ohm, 5%, 0.063W, 0402</td>
<td>0402</td>
<td>CRCW040247R0JNED</td>
<td>Vishay-Dale</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R9</td>
<td>1</td>
<td>300</td>
<td>RES, 300 ohm, 0.1%, 0.1W, 0603</td>
<td>0603</td>
<td>RG1608P-301B-T5</td>
<td>Susumu Co Ltd</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R10</td>
<td>1</td>
<td>500 Ohm</td>
<td>RES, 500 Ohm, 0.125W SMD</td>
<td>TRIMMER 500 OHM 0.125W SMD</td>
<td>3223W-1-501E</td>
<td>Bourns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R12</td>
<td>1</td>
<td>0</td>
<td>RES, 0 ohm, 5%, 0.063W, 0402</td>
<td>0402</td>
<td>CRCW04020000Z0ED</td>
<td>Vishay-Dale</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R13, R14</td>
<td>2</td>
<td>820</td>
<td>RES, 820 ohm, 5%, 0.063W, 0402</td>
<td>0402</td>
<td>CRCW0402820RJNED</td>
<td>Vishay-Dale</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R15</td>
<td>1</td>
<td>47</td>
<td>RES, 47k ohm, 5%, 0.063W, 0402</td>
<td>0402</td>
<td>CRCW040247K0JNED</td>
<td>Vishay-Dale</td>
<td></td>
<td></td>
</tr>
<tr>
<td>S1</td>
<td>1</td>
<td></td>
<td>Switch, Slide, SPDT 100mA, SMT</td>
<td>Switch, 5.4x2.5x2.5mm</td>
<td>CAS-120TA</td>
<td>Copal Electronics</td>
<td></td>
<td></td>
</tr>
<tr>
<td>S2</td>
<td>1</td>
<td></td>
<td>Switch, Push Button SMD</td>
<td>Switch 2.9x2x3.9mm SMD</td>
<td>SIRKAE010</td>
<td>Alps</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U1</td>
<td>1</td>
<td></td>
<td>Low-Power, Low-Noise, 24-Bit Analog-to-Digital Converter for Small Signal Sensors, RVA0016A</td>
<td>RVA0016A</td>
<td>ADS1220RVA</td>
<td>Texas Instruments</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Unless otherwise noted in the Alternate Part Number and/or Alternate Manufacturer columns, all parts may be substituted with equivalents.
Table 3. BOM(1) (continued)

<table>
<thead>
<tr>
<th>Designator</th>
<th>Quantity</th>
<th>Value</th>
<th>Description</th>
<th>Package Reference</th>
<th>Part Number</th>
<th>Manufacturer</th>
<th>Alternate</th>
</tr>
</thead>
<tbody>
<tr>
<td>U2</td>
<td>1</td>
<td></td>
<td>IO-LINK PHY for Device Nodes, RGB0020A</td>
<td>RGB0020A</td>
<td>SN65HVD101RGB</td>
<td>Texas Instruments</td>
<td>None</td>
</tr>
<tr>
<td>U3</td>
<td>1</td>
<td></td>
<td>24 MHz Mixed Signal Microcontroller, 1524 B SRAM and 17 GPIOs, –40 to 85°C, RGE0024G</td>
<td>RGE0024G</td>
<td>MSP430FR5738RGE</td>
<td>Texas Instruments</td>
<td>None</td>
</tr>
<tr>
<td>C11</td>
<td>0</td>
<td>330pF</td>
<td>CAP, CERM, 330pF, 100V, ±10%, X7R, 0402</td>
<td>0402</td>
<td>GRM155R72A331KA01D</td>
<td>Cermex</td>
<td></td>
</tr>
<tr>
<td>C14</td>
<td>0</td>
<td>2200pF</td>
<td>CAP, CERM, 2200pF, 6.3V, ±10%, X7R, 0402</td>
<td>0402</td>
<td>GRM155R70J22KA01D</td>
<td>Cermex</td>
<td></td>
</tr>
<tr>
<td>J1</td>
<td>0</td>
<td></td>
<td>Header, 4x1, 50mil, R/A, TH</td>
<td>Header, 4x1, 50mil, R/A</td>
<td>850-10-004-20-001000</td>
<td>Mill-Max</td>
<td></td>
</tr>
<tr>
<td>R4</td>
<td>0</td>
<td>0</td>
<td>RES, 0 ohm, 5%, 0.063W, 0402</td>
<td>0402</td>
<td>CRCW040200000Z0ED</td>
<td>Vishay-Dale</td>
<td></td>
</tr>
</tbody>
</table>
9.3 PCB Layout and Component Placement

9.3.1 Component Placement

Figure 29. Top Layer View

Figure 30. Bottom Layer View

Figure 31. View of the IO-Link Transmitter Design (Top)

Figure 32. View of the IO-Link Transmitter Design (Bottom)
9.4 **Altium Project**

To download the Altium project files for each board, see the design files at [TIDA-00188](#).

9.5 **Gerber Files**

To download the Gerber files for each board, see the design files at [TIDA-00188](#).

10 **References**

1. *IO-Link Interface and System Specification v1.1.2*, IO-Link Community
2. *IO-Link Test Specification v1.1*, IO-Link Community
6. *IO-Link System Description Technology and Application*, IO-Link Company Community
11. *IO-Link PHY for Device Nodes*, SN65HVD101 data sheet (SLLSE84)
12. *Advanced Debugging Using the Enhanced Emulation Module*, (SLAA393)
13. Supplementary Information for the ITS-90 Section 1: Introduction, BIPM document, B. Fellmuth
14. *IEC 61000-4-2, Electromagnetic Compatibility (EMC) - Part 4-2: Testing and measurement techniques - Electrostatic discharge immunity test*
15. *IEC 61000-4-4, Electromagnetic Compatibility (EMC) - Part 4-4: Testing and measurement techniques – Section 4: Electrical fast transient/burst immunity test*
16. *IEC 61000-4-5, Electromagnetic Compatibility (EMC) - Part 4-5: Testing and measurement techniques - Surge immunity test*
17. *IEC 60255-5, Electrical Relays - Part 5: Insulation coordination for measuring relays and protection equipment - Requirements and tests*

11 **About the Author**

**THOMAS SCHNEIDER** is a Systems Applications Engineer at Texas Instruments where he is responsible for developing reference design solutions for the industrial segment. Thomas brings to this role his extensive experience in TI's microcontrollers, especially MSP430. Thomas earned his Dipl.-Ing. (Univ.) degree in Electrical Engineering from the Technical University Munich (TUM) in Munich, Germany.
## Revision History

<table>
<thead>
<tr>
<th>Changes from Original (April 2014) to B Revision</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Changed IO-Link Transmitter image.</td>
<td>1</td>
</tr>
<tr>
<td>• Updated Highlighted Products list.</td>
<td>11</td>
</tr>
<tr>
<td>• Changed Full System PCB Dimensions and Functional Sections of the PCB images.</td>
<td>15</td>
</tr>
<tr>
<td>• Updated Power and Protection Design section.</td>
<td>15</td>
</tr>
<tr>
<td>• Changed the Software Description section to a workable link that leads to an online request for IO-Link software information.</td>
<td>23</td>
</tr>
<tr>
<td>• Changed reference number 8 to the correct source for obtaining IO-Link software details (<a href="http://www.tmgte.com/partner/texas-instruments">http://www.tmgte.com/partner/texas-instruments</a>).</td>
<td>32</td>
</tr>
</tbody>
</table>

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (“TI”) reference designs are solely intended to assist designers (“Buyers”) who are developing systems that incorporate TI semiconductor products (also referred to herein as “components”). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. **TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.** TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.