TI Designs
Sub-1GHz Low Cost Mesh Network Design Guide

Design Features

- Self-organization, self-maintenance, no manual collocation needed
- Multi-hop communication to enlarge network coverage
- Multi-routed to avoid the effect of the failure of a single node
- Low cost, low power consumption
- Combination of on-demand query and periodical report
- Turnkey solution for IoT applications

Featured Applications

- Building Automation
- Factory Automation and Control

Design Resources

- TIDU546A
- MSP430G2533
- CC1101

Tool Folder Containing Design Files
Product Folder
Product Folder

ASK Our E2E Experts
WEBENCH® Calculator Tools

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

All trademarks are the property of their respective owners.
1 System Description

This solution uses the MSP430G2533 and CC1101 to implement a mesh network within the sub-1 GHz frequency band.

1.1 MSP430G2533

The Texas Instruments MSP430 family of ultra-low power microcontrollers consists of several devices, featuring different sets of peripherals targeted for various applications. The architecture, combined with five low power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally-controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430G2x33 series are ultra-low-power mixed signal microcontrollers with built-in 16-bit timers, up to 24 I/O capacitive-touch enabled pins, and a built-in communication capability using the universal serial communication interface. In addition, the MSP430G2x33 family members have a 10-bit A/D converter.

Typical applications include low-cost sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system.

![Figure 1. Functional Block Diagram, MSP430G2x33](image)

1.2 CC1101

The CC1101 is a low-cost sub-1 GHz transceiver designed for low power wireless applications. The circuit is primarily intended for the ISM (Industrial, Scientific and Medical) and SRD (Short Range Device) frequency bands at 315, 433, 868, and 915 MHz, but can easily be programmed for operation at other frequencies in the 300-348 MHz, 387-464 MHz and 779-928 MHz bands.

The RF transceiver is integrated with a configurable baseband modem. The modem supports various modulation formats and has a configurable data rate up to 600 kbps. The CC1101 provides extensive hardware support for packet handling, data buffering, burst transmissions, clear channel assessment, link quality indication, and wake-on-radio.

The main operating parameters and the 64-byte transmit/receive FIFOs of the CC1101 are controlled using an SPI interface. In a typical system, the CC1101 is used together with a microcontroller and a few additional passive components.
2 Block Diagram

3 System Design Theory

There are two kinds of devices in the network, a master node and several slave nodes. The master node is used as data collector. There is only one master node in each network. The master node establishes, manages, and maintains the network. The master node stores connection link information of the entire network for routing wireless packets.

Typically, a slave node is connected to one or more sensors. A slave node gets desired information from associated sensors and sends the sensing data through the network to the master node. The number of slave nodes depends on the size of the network. Routing data is not stored in slave nodes. The only information stored in a slave node is the address of its father-node, which is used when actively reporting time-sensitive data, such as an alarm.

On-demand query and periodical active report are supported when the communications in the network are divided into two parts, the downlink and uplink. Downlink contains all communications initiated by the master node. Uplink contains all communications initiated by the slave nodes.
3.1 Master Initiated Operation

After power on, the master node broadcasts a discovery frame. The slave node that receives this broadcast frame joins the network and marks itself as an in-net slave node, and responds to the sender. Periodically, the master node resends the broadcast frame and calls all in-net slave nodes in turn, to broadcast for new nodes and new connections. The master node maintains a link table, which records connections between every two nodes in the network. The master node uses this link table to get the route from the master node to each slave node.

The master node can call any in-net slave node to query for its data. The query frame contains the entire route from the master node to the slave node, including intermediate relay slave nodes. The queried slave node responds with its data to the master node by reversing the route contained in the query frame.

3.2 Slave Initiated Operation

After power on, the slave node broadcasts a join request frame. When the master node or any in-net slave node receives this request frame, it replies with a join response, and reports this newly-established connection to the master node. After receiving the join response, the requesting slave node marks itself as an in-net slave node.

An in-net slave node can actively report data to the master node periodically. The slave node forwards the data frame to its father node (the node which allows it to join the network). The receiver also forwards the data frame to the father node of the receiver. Eventually the data frame is forwarded to the master node.
4 Getting Started Hardware

![Figure 4. JTAG Connection and UART Connection](image)

4.1 **JTAG Connection**

To download the program into flash, use the connections between PCBA and JTAG listed in **Table 1**:

<table>
<thead>
<tr>
<th>PCBA</th>
<th>JTAG</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC (Pin-1, Yellow)</td>
<td>VCC_TOOL (Pin-2)</td>
</tr>
<tr>
<td>GND (Pin-2, Brown)</td>
<td>GND (Pin-9)</td>
</tr>
<tr>
<td>TEST (Pin-5, Red)</td>
<td>TCK (Pin-7)</td>
</tr>
<tr>
<td>RESET (Pin-6, Orange)</td>
<td>TDO/TDI (Pin-1)</td>
</tr>
</tbody>
</table>

4.2 **UART Connection**

To observe network performance, the master node prints topology information and received data through UART. Use the connections between PCBA and PC listed in **Table 2**. Note: the UART uses TTL level, and should be converted to the RS232 level before the PC can recognize it.

<table>
<thead>
<tr>
<th>PCBA</th>
<th>PC UART</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDO (Pin-3)</td>
<td>RXD</td>
</tr>
<tr>
<td>SDI (Pin-4)</td>
<td>TXD</td>
</tr>
<tr>
<td>GND (Pin-6)</td>
<td>GND</td>
</tr>
</tbody>
</table>
Follow the steps below to download the firmware into flash.

5.1 Open IAR Project

Double click the project file, and open the project.
5.2 Master Node

To download firmware into the master node, follow these steps:
1. Select the Master configuration in the ComboBox (See Figure 7)
2. Comment line 5 in Config.h. (See Figure 8)
3. Change the value of constant LOCAL_NODE_ID to 1 to assign node address to master node. (See Figure 9) (Note: The master node should be assigned address 1, and address 0 is reserved for broadcast address. Slave nodes can use addresses 2 – 255.)
4. Rebuild the project and download into Flash of the master node.

Figure 7. Select Master Configuration
5.3 Slave Node

To download firmware into slave nodes, follow these steps:
1. Select the Slave configuration in the ComboBox. (See Figure 10)
2. Comment line 4 in Config.h. (See Figure 11)
3. Change the value of constant LOCAL_NODE_ID to desired node ID to assign node address to each slave node. (See Figure 12) (Note: The master node should be assigned address 1, and address 0 is reserved for broadcast address. Slave nodes can use addresses 2 – 255.)
4. Rebuild the project and download into Flash of each slave node.

Figure 10. Select Slave Configuration

Figure 11. Choose Slave Macro Definition
Figure 12. Assign Node ID to Slave Node
6 Test Setup

In this test, a master node (addressed No.1) and 7 slave nodes (addressed No.2 – No.8) are used in this demo.

6.1 GUI

Open the GUI, select the proper COM port, set the baud rate to 9600, and click Open to open the COM port. COM Data area displays all frame master node receives. Query command and maintenance information also display in this area. Received Data area displays decoded data frame master node receives. The Link Table area displays all connections established between each two nodes in the network. The Route Table area displays routes from the master node to each slave node.

![GUI Image]

Figure 13. GUI
6.2 Power On

Switch on master node and all slave nodes. The network is set up automatically immediately after all nodes power on. Slave nodes actively try to join the network. Nodes which are already in-net report new connections to the master node.

Figure 14. Power On
7 Test Data

7.1 Initial Topology

All nodes join the network quickly after power on. The initial topology is established and maintained by the master node. Routes are found from the master node to each slave node.

Figure 15. Initial Topology

7.2 Topology with More Connections

More connections are established by discovery, initiated by the master node. Each slave node actively reports data to the master node every minute.

Figure 16. Topology with More Connections
7.3 **Respond Discovery Broadcast**

Each slave node is called by the master node to generate a discovery broadcast and find more connections. Any new connections are reported to the master node.

![Figure 17. Respond Discovery Broadcast](image)

7.4 **Data Request and Response**

Each node can be queried for its data in an on-demand pattern.

![Figure 18. Data Request and Response](image)
7.5 **New Route used between No.1 and No.8**

The route between No.1 and No.8 is replaced, from No.1 -> No.4 -> No.8, to No.1 -> No.2 -> No.8, as a new connection between No.2 and No.8 is established.

![Figure 19. New Route used between No.1 and No.8](image)

7.6 **New Connection found between No.3 and No.7**

A new connection between No.3 and No.7 is established during periodic network maintenance.

![Figure 20. New Connection found between No.3 and No.7](image)
7.7 **Call Each Slave Node for Data**

Call each node in turn to query for data in an on-demand pattern.

Figure 21. Call Each Slave Node for Data

7.8 **Slight Topology Change**

Connections between nodes continually change during operation, as wireless communication is easily influenced. The route table, however, remains stable with only slight changes in topology.

Figure 22. Slight Topology Change
7.9 **After Two Hours Running**

Call each node in turn to query for data in an on-demand pattern and get the desired response.

![Diagram](image)

**Figure 23. After Two Hours Running**
8 Design Files

8.1 Schematics

Figure 24. Schematic
## 8.2 Bill of Materials

### Table 3. BOM

<table>
<thead>
<tr>
<th>Item</th>
<th>Qty</th>
<th>Reference</th>
<th>Value</th>
<th>Part Description</th>
<th>PCB Footprint</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>X1</td>
<td>26 MHz</td>
<td>Crystal Oscillator</td>
<td>XIAL4P-SMT3*2X5</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>X2</td>
<td>32768 Hz</td>
<td>Crystal Oscillator</td>
<td>XIAL-2&quot;5V - noSMT</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>C1</td>
<td>1 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>4</td>
<td>2</td>
<td>C2, C20</td>
<td>1 uF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>5</td>
<td>3</td>
<td>C3, C4, C14</td>
<td>33 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>C5, C15, C16, C19, C21</td>
<td>100 nF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>7</td>
<td>2</td>
<td>C6, C7</td>
<td>100 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>8</td>
<td>2</td>
<td>C8, C9</td>
<td>1.5 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>C10</td>
<td>3.3 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>C12</td>
<td>12 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>11</td>
<td>1</td>
<td>C13</td>
<td>47 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>12</td>
<td>2</td>
<td>C17, C18</td>
<td>22 pF</td>
<td>Capacitor</td>
<td>C/0402</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>J1</td>
<td>DIP6 Connector</td>
<td>Con6p_1mm</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>1</td>
<td>J1</td>
<td>SMA connector</td>
<td>SMB_V-RJ45</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>1</td>
<td>JTAG</td>
<td>DIP8 Connector</td>
<td>CN8P-2.0 - NoBoard</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>4</td>
<td>L1, L2, L5, L6</td>
<td>12 nH</td>
<td>Inductor</td>
<td>0402-A</td>
</tr>
<tr>
<td>17</td>
<td>2</td>
<td>L3, L4</td>
<td>18 nH</td>
<td>Inductor</td>
<td>0402-A</td>
</tr>
<tr>
<td>18</td>
<td>1</td>
<td>L7</td>
<td>3.3 nH</td>
<td>Inductor</td>
<td>0402-A</td>
</tr>
<tr>
<td>19</td>
<td>1</td>
<td>R1</td>
<td>56k</td>
<td>Resistor</td>
<td>R/0402</td>
</tr>
<tr>
<td>20</td>
<td>1</td>
<td>R2</td>
<td>47k</td>
<td>Resistor</td>
<td>R/0402</td>
</tr>
<tr>
<td>21</td>
<td>1</td>
<td>R3</td>
<td>10R</td>
<td>Resistor</td>
<td>R/0402</td>
</tr>
<tr>
<td>22</td>
<td>1</td>
<td>U1</td>
<td>CC1101</td>
<td>IC-QFN20-RTJ4X4</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>1</td>
<td>U2</td>
<td>MSP430G2533</td>
<td>IC-SSOP28(DBQ)</td>
<td></td>
</tr>
</tbody>
</table>
8.3 PCB Layouts

Figure 25. PCB Layouts

9 References

1. MSP430G2533 - Mixed Signal Microcontroller (SLAS734F)
2. CC1101 - Low-Power Sub-1 GHz RF Transceiver (SWRS061H)
About the Author

FAN ZHANG is an MCU Systems Application Engineer at Texas Instruments, responsible for developing system solutions for IoT (Internet of Things) and industrial applications. Fan brings to this role his extensive experience in WSN (Wireless Sensor Network) applications, wireless network protocols, and system control logic. Fan got his master’s degree in Pattern Recognition and Intelligent System in Donghua University.
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (“TI”) reference designs are solely intended to assist designers (“Buyers”) who are developing systems that incorporate TI semiconductor products (also referred to herein as “components”). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that TI is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.