TI Designs

TI Designs provide the foundation that you need including methodology, testing and design files to quickly evaluate and customize the system. TI Designs help you accelerate your time to market.

Design Features

- II-VI Marlow EverGen® Power Strap Thermal Harvester Source
- Withstands Negative Temperature Gradients
- Optimized for Low-Temperature Gradients (Ultra-Low-Power)
- 60-nA Full System Consumption (Power + MCU + Logic) in Lowest Power Mode of State Machine
- BoosterPack™ for MSP430FR5969 LaunchPad™

Featured Applications

- Oil and Gas Process Control (Flow, Pressure, Temp Transmitters)
- Factory Automation
- Building Automation
- Sensors and Field Transmitters
- Portable Instrumentation
- Autonomous Wireless HART (WHART) Nodes
- GEHAM (VDE2185)
- ISA100.18

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.
1 System Overview

The system described in this TI Design aims at solving the following challenges:

Table 1. TIDA-00246 Solutions

<table>
<thead>
<tr>
<th>INDUSTRY CHALLENGE</th>
<th>TIDA-00246 SOLUTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Diversity of harvesters types and performances</td>
<td>GEHAM electronic reference design</td>
</tr>
<tr>
<td>Energy harvesting designs requires full system power</td>
<td>Full system (power, MCU with state machine, signal chain) optimized to achieve</td>
</tr>
<tr>
<td>optimizations</td>
<td>power consumption as low as 130 nA</td>
</tr>
<tr>
<td>Thermoelectricity projects require multi-physics domain</td>
<td>Reference design including thermal, mechanics and electronics aspects</td>
</tr>
<tr>
<td>collaboration</td>
<td></td>
</tr>
</tbody>
</table>

1.1 Key System Parameters

Table 2. Key System Parameters

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
<th>VALUE</th>
<th>DETAILS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Il-VI Marlow EverGen PowerStrap</td>
<td>spec 80°C pipe, 20°C ambient — matched load power is 350 mW</td>
<td>30 mW</td>
<td>Section 3.1</td>
</tr>
<tr>
<td>II-VI Marlow EverGen PowerStrap</td>
<td>spec 120°C pipe, 20°C ambient — matched load power is 870 mW</td>
<td>90 mW</td>
<td>Section 3.1</td>
</tr>
<tr>
<td>Tmin_OP</td>
<td>Min temp delta between cold and hot side for positive energy generation</td>
<td>4 K (TBC)</td>
<td>Section 3.1</td>
</tr>
<tr>
<td>Tmax_Protection</td>
<td>Max negative temperature gradient where system is protected</td>
<td>100 k</td>
<td>Section 3.4</td>
</tr>
<tr>
<td>Tmax</td>
<td>Max temperature gradient where energy is harvested</td>
<td>130 k</td>
<td>Section 3.4</td>
</tr>
<tr>
<td>P_OUT</td>
<td>Average P generated</td>
<td>&gt; PWHART_node</td>
<td>Section 2.4</td>
</tr>
<tr>
<td>Autonomy</td>
<td>WHART capabilities from fully charged batter, without any harvesting</td>
<td>8 days</td>
<td>Section 2.4</td>
</tr>
<tr>
<td>I DEEP_SLEEP</td>
<td>Battery current drain when Vbat &lt; UVLO (including wake-up every 17 mn for</td>
<td>60 nA</td>
<td>Section 3.2</td>
</tr>
<tr>
<td></td>
<td>sensing if input power is restored)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
2 Theory of Operation

While thermal energy harvesting has been known for decades, applications beyond space exploration have started deployments only in the last decade. One area where this technology is of most practical application is the oil and gas industry, especially in the case of heavy crude oils (API gravity < 10), where steam can be injected to reduce viscosity and facilitate flows. As the steam is injected, it increases significantly the gradient temperature, making energy harvesting possible.

This section will provide the following generic background information to facilitate the understanding of this TI Design:

- Thermoelectricity
- Energy harvesting
- Ultra-low-power design guidelines
- Recent industry standards released to facilitate adoption of energy harvesting

2.1 Thermoelectricity

2.1.1 History

Thermal energy harvesting is based on the physical phenomenon known as the Seebeck effect. The Seebeck effect, which was discovered in 1821 by T.J. Seebeck, is the physical effect by which some materials under the effect of heat flux will generate free electrons (n-type) or absorb free electrons (p-type). When n-types and p-types are connected, an electrical current is generated that is proportional to the temperature difference between the hot side and the cold side.

NOTE: A pair of n-type and p-type makes a thermo-generator element. Thermo-generators can be associated in series (to increase voltage) or parallel (to increase current).

Seebeck elements have been characterized as a function of their figure of merit: zT. zT is a dimensionless measure of the efficiency of the material to convert heat flux to electricity and is defined in relation to the efficiency of the thermogenerator: While there is no theoretical limit to zT, no known material of zT > 3 are known and known with zT > 2 are in production.

While research for different materials with higher zT has been active since the discovery of thermoelectricity, the most recent focus has been on improving the industrial process of connecting single elements in different ways to improve the voltages and current capabilities of those thermogenerators. As of today, three generations of thermogenerators are being discussed:

- Bulk (first generation): Multiple elements of typical sizes are approximately 1 mm and already in production for decades based on material with zT ~ 0.9 (Bi2Te3). The assembly is automated.
- Thin-films (second generation): Elements are assembled using a semiconductor-related process, allowing a much smaller size of elements (~10 s of μm). The materials are similar to first generation. The first pre-series production started after 2010. Thin films usually put more elements in series and hence generate higher output voltages but with a higher series resistance.
- Nanostructures (third generation): At the time of writing in 2014, this is still in the research phase but focuses on bringing zT towards 3. This level of performances being enabled by a combination of new materials and new structures (quantum dots, nanowires, lattices, and so on). This technology can be considered as having a TRL between 5 and 7.

NOTE: For practical projects, the choice of the first two generations and the design decision is guided by a compromise between cost and desired output voltage.
2.1.2 Physics

Consider a thermogenerator with M pairs of P-N elements in series as described by Figure 1 and Figure 2:

![Figure 1. View of the TEG](image1)

![Figure 2. View of the TEG in System With the Different Thermal Resistances Highlighted](image2)

Each p-type and n-type material has a Seebeck coefficient ($\alpha_p$ and $\alpha_n$, respectively,) and thermal coefficient ($k_p$ and $k_n$) and resistivity ($\rho_p$ and $\rho_n$), and each element has a length L and cross section area A ($\lambda = L / A$).

Define the average Seebeck coefficient:

$$\overline{\alpha} = \alpha_p - \alpha_n$$

(1)

The electrical resistance of the thermoelectric generator (TEG) $R_{el-TEG}$ made of an assembly of M pairs of material, with contact pads is

$$R_{el-TEG} = M \times \left[ \left( \rho_p + \rho_n \right) \times \frac{L}{A} + R_C \right] = M \times \left[ \lambda \times \left( \rho_p + \rho_n \right) + R_C \right]$$

where

- $R_c$ is the resistance of the contact pads

(2)

In the following equations, this parameter will be neglected.

The open circuit output voltage is:

$$Voc = M \times \overline{\alpha} \times \Delta T$$

where

- Voc is the open circuit (in absence of load) voltage
- $\Delta T$ is the temperature difference between the hot side and the cold side of the TEG

(3)

**NOTE:** The unloaded TEG output voltage varies linearly with the temperature difference.
The current flowing through a load $R_{\text{load}}$ is
\[
I = \frac{\alpha}{R} \times \frac{\Delta T}{1 + \frac{1}{u}}
\]
where
- $R$ is the electrical resistance of a single pair of n-type and p-type
- $u$ is the ratio between the TEG internal impedance and the load: $u = \frac{R_{\text{load}}}{R_{\text{TEG}}}$ (4)

This theoretical analysis does not consider the case where TEGs are set in parallel to increase the output current. In that case, the previous equations need to be scaled by $P$, the number of parallel TEGs.

While $\Delta T$ is $TH-TC$, $TH$ and $TC$ are not necessarily the temperature of the physical elements to which the TEG is attached as the thermal resistance of the TEG needs to be taken into account.

NOTE: More specifically, in most cases a heat sink needs to ensure the temperature gradient across the actual Seebeck material stays as high as possible.

While it would go beyond the scope of this introduction, those equations (except Equation 4) are valid only under open circuit conditions. As soon as the current is allowed to flow from the TEG, the heat flow through the TEG increases. For more details, refer to Energy harvesting for wireless sensors, Synergistic analysis of thermoelectric devices, heat sinks and associated electronics for optimized energy harvesting systems [2].

2.1.3 Theoretical Maximum TEG Efficiency

NOTE: A frequent topic of discussion is whether the efficiency of a TEG is "sufficient". This topic has specifically not discussed as the only design criteria for this design is whether the TEG produces enough energy for the system to be operated and whether this is done at an economical point.

The maximum efficiency is a function of the Carnot efficiency (thermodynamic limit):
\[
\eta_{\text{max}} = \frac{\Delta T}{T_H} \times \frac{\sqrt{1 + zT} - 1}{\sqrt{1 + zT} + \frac{T_C}{T_H}}
\]

$zT = \text{Thermoelectric figure of merit (dimensionless)} = \frac{\alpha^2 T}{\rho k}$

$\frac{\Delta T}{T_H} = \text{Carnot efficiency (maximum possible theoretically)}$ (5)

The simplifications to obtain this equation, which are also its limit of validity, are relatively small delta of temperature. Under industrial operating conditions, this will always be the case.
2.1.4 Maximizing System Efficiency

If a TEG is shorted, it will generate the maximum amount of current, but as no voltage will be on its output, no power is available. Reciprocally, if the TEG is left open, the highest possible voltage will be available, but as no current flows, no power is available.

The electrically available output power $P_{ELEC}$ can be written as:

$$P_{ELEC} = \frac{V_{DC}^2}{R_{TEG}} \times \frac{u}{(1 + u)^2}$$

Solving it numerically yields a maximum for $u = 1$, which can be expected when matching the internal resistance with the load.

NOTE: To extract the maximum amount of energy, the load should be kept at the same value as the TEG internal impedance (which can be difficult for reusing across multiple projects) or the TEG output voltage should be kept at 50% of its open circuit voltage. Keeping $V_{TEG}$ at 50% of $V_{TEG-OC}$ is much more easily achieved.

NOTE: The system achieves maximum efficiency when thermal impedances are matched. Refer to Energy harvesting for wireless sensors, Synergistic analysis of thermoelectric devices, heat sinks and associated electronics for optimized energy harvesting systems for more details [2].

2.1.5 Negative Voltage Generation

Following Equation 3, if there is a negative temperature gradient (for example, if the side defined as "cold side" becomes hotter than the side named "hot side") the TEG element will generated a negative voltage.

NOTE: In applications where negative temperature gradients can occur, few integrated circuits for power management can withstand negative input voltages.

As such a case is industry dependent, protection against negative voltages is dependent on the target end-application as the protection in itself would draw current and could reduce the overall efficiency of the system without gains if this use case never occurs (controlled process environment with known temperature side on the process side and controlled room temperature).

However, given the focus of this design for the oil and gas industry and because the steam used to reduce the viscosity of some heavy oils can under some extreme cases be released at or near the radiator of the harvester, a negative temperature gradient could be generated. Therefore, a protection circuitry will be part of the design.
2.2 Impedance Matching (MPPT)

Impedance matching is also referred to in the literature as MPPT. Both aim at extracting the maximum amount of energy from the source which has a varying impedance dependent on physical parameter changes (ambient temperature change, delta temperature change, and so on).

The difference, which is often made explicit, is that impedance matching is more a static process while MPPT is often used for a fast response loop (mostly for PV inverters).

The proper selection of an MPPT strategy must be correlated tightly to the speed of variations of the impedance of the TEG and with the cost (in silicon as well as in power) associated with higher speed of reactions to changes from the MPPT algorithms. A detailed study, which goes beyond the scope of this paper, can be found in *Energy comparison of MPPT techniques for PV Systems*.

The most effective method for μW and mW power levels is dynamic tracking of fractional voltage method.

2.3 Efficiency Optimization

A key aspect of energy harvesting systems is that by nature the power source is a stochastic process. While the average value can be well characterized and so its distribution over time, the instant value cannot be predicted.

Resultantly, the following are the key parameters that should be determined by design:

- The average harvesting power must match or exceed the average system power
- System autonomy must be designed to address the time when the harvested energy is less than the used one (either low input energy or no input energy)

**NOTE:** Take special attention to the corner case where no energy is available at the input to ensure that the energy used by the power management is minimized until the input power source is available again.

Assuming the TEG impedance is matched, a more visual way to see this is to write:

\[
P_{\text{system}} = P_{\text{TEG}} - \left( P_{\text{dyn}} + P_{\text{stat}} \right) = \eta \times \alpha \times \frac{\Delta T}{4} \times R_{\text{TEG}} - \left( C \times V^2 \times f \times V \times I_{\text{leak}} \right)
\]

where

- \( P_{\text{system}} \) is the total power of the system (including power devices, microcontroller, logics, and so on)
- \( \eta \) is the efficiency of the power conversion and for first order approximation we can lump the leakage current of the power conversion with the leakage current of the digital logic
- \( CV^2 \) is the dynamic power, which scales squarely with the supply voltage
- \( V \times I_{\text{leak}} \) is the static power dissipation, which shows that the static power is proportional to the supply voltage

Therefore, optimizing the system power leads to:

1. Reducing the supply voltage to the minimum needed to get the processing performances
2. Removing the leakage current of unneeded peripherals (load switch either integrated or discrete)

While scaling dynamically the voltage to the computing performances might be still unrealistic for low-power systems, an often overlooked and easily achieved optimization is to add a power regulation between the storage element and the microcontroller to reduce the power dissipation. The application note *Using power solutions to extend battery life in MSP430 applications* details the reasons for which an extra power stage will decrease the overall power consumption, which can be summarized with Equation 8:

\[
V_{\text{supply}} \times I_{\text{MCU}} > V_{\text{supply}} \times I_{\text{Q\_LDO}} + (V_{\text{supply}} - V_{\text{out\_LDO}}) \times I_{\text{MCU}} + V_{\text{out\_LDO}} \times I_{\text{MCU}}
\]

Given the range of power consumption from systems in a few hundreds of μA for active MCU, and recent introduction of DC-DC the above can be further optimized with usage of DC-DC with ultra-low leakage current, which becomes

\[
V_{\text{supply}} \times I_{\text{MCU}} > V_{\text{supply}} \times I_{\text{Q\_DCDC}} + V_{\text{out\_DCDC}} \times I_{\text{MCU}}
\]
2.4 **WHART Power Needs**

There are multiple ways to determine WHART network power consumption needs. One could look at the physical network setup, the frequency of update, or the depth of the network (between the deepest sensor and the gateway), which was done extensively in *A Simulation Model for the Performance Evaluation of WirelessHART TDMA Protocol* [17]; however, it still remains difficult to model actual network conditions.

Alternatively, look at existing products guaranteed lifetime and the battery they embed. Looking at existing products on the market [9] [10] [11], they have a 19-Ah battery for an average of operation time of five years. A simple calculation gives that an average WHART node consumes: \( P_{\text{WHART\_node}} \approx 3 \text{ mW} \)

This average power consumption is also the target for the ISA100.18 working group [1].

2.5 **GEHAM – VDE2185**

*Wir verbinden Kompetenz* is the standard from the German industry specifying “requirements and specifications for power supply solutions based on batteries and energy harvesting” for industrial systems [16].

The standard specifies requirements for battery (primary or rechargeable) powered radio-communicating systems but also for a “Generic Energy Harvesting Adapter Module” (GEHAM).

The standard specifies that the GEHAM should be mechanically compatible with existing batteries as well as electrically compatible (3.6 or 7.2 V).

The GEHAM is a system made of harvesters, batteries, electronics, and mechanics that abstract the variability of harvester to provide a common interface to the electronics (similar to classical batteries).

---

![Figure 5. Traditional Wireless Sensor Transmitter Used in the Industry](image5)

![Figure 6. Sensor Transmitter With GEHAM as Defined by VDE2185](image6)
2.6 Symbol for TEG

While TEG has been around for long time, they have rarely made it to schematics, so few tools and electronic engineers are aware of the TEG symbol defined by EN60617:

![Figure 7. TEG Symbol](image)

To connect this symbol to the electronics, the author modified the symbol to expose connections, the resulting symbol is:

![Figure 8. TEG Symbol With Connections](image)
3 Design

3.1 Harvester Selection

Given the multiple aspects listed in Section 2, the TEG harvester for a GEHAM reference design for oil and gas industry needed to have the following specification:

- **Required:**
  - First generation (bulk type) for reliability (with historical data) and broad availability
  - Strong mechanical and thermal design to help the design to focus on electronics

- **Recommended:**
  - Existing field testing results giving average and standard deviation temperature gradients

Given this criteria, only one harvester was found, the II-IV Marlow EverGen PowerStrap, with the following characteristics:

- Renewable power source addresses costs, maintenance, and disposal associated with battery replacement of wireless sensors
- Five-minute installation
  - Single bolt tightening
- Electrical storage as safe (or safer) as most existing batteries
  - Actually classified as safer for transportation — not subject to DGR shipping requirements
  - Long operating lifetime, long shelf life, extremely high cycling capability
- Operational in all geographic locations (pervasive)
- Harvester storage capable of operating transmission for more than two weeks with zero $\Delta T$ at eight-second update rate. Storage capacity may be scaled up for longer holdup
- Low and high voltage protection circuitry
- Regulated voltage output to protect the sensor and transmitter
- Configurable for vertical and horizontal pipes of all standard pipe diameters
- High volume manufacturing by II-VI Marlow in Vietnam
  - Designed for economical manufacturing

![II-VI Marlow EverGen PowerStrap](image-url)
3.2 Integrated Circuits Selection

For the power management, the bq25570 was selected as it addresses the following needs, which were highlighted in Section 2:

**Table 3. Selection Criteria for Power Management IC**

<table>
<thead>
<tr>
<th>CRITERIA</th>
<th>bq25570 VALUES</th>
</tr>
</thead>
<tbody>
<tr>
<td>High-efficiency at input power between 100 nW and &gt; 100 mW</td>
<td>Up to 90% Higher than 70% from 60-μW input power</td>
</tr>
<tr>
<td>MPPT (while achieving the above target)</td>
<td>YES</td>
</tr>
<tr>
<td>Low input voltage (compatible with TEG voltages)</td>
<td>Input voltage as low as 100 mV</td>
</tr>
<tr>
<td>Buck conversion to address the need for limiting the operating voltage to the minimum needed</td>
<td>YES</td>
</tr>
<tr>
<td>Low quiescent current when not active</td>
<td>5 nA in ship mode at 25°C</td>
</tr>
<tr>
<td></td>
<td>&lt; 30 nA over full temperature range</td>
</tr>
</tbody>
</table>

Addressing the need for ultra-low leakage current in standby mode, the two industry leading devices were selected:

**Table 4. Selection Criteria for Digital**

<table>
<thead>
<tr>
<th>CRITERIA</th>
<th>VALUES</th>
</tr>
</thead>
<tbody>
<tr>
<td>MSP430FR5969 in LPM4.5 (can be woken-up from asynchronous interrupts)</td>
<td>80 nA at 85°C (20 nA at 60°C)</td>
</tr>
<tr>
<td>TPL5100</td>
<td>30 nA</td>
</tr>
</tbody>
</table>

The decision to go to the lowest power mode Deep Sleep is taken when there is no more input power (no temperature gradient) and when the battery is too low.

Because the input voltage can go negative, a load switch is built to protect the input of the power management. To minimize the power taken by this load with the following goals are set:

- Built with discrete to minimize power consumption
- Designed to be a "normally open" switch (selection of NFET low RDS(on) and low threshold voltage (VGS(th)) selected CSD13202Q2 which has VGS(th) of 0.8 V and RDS(on) of 9.1 mΩ (at VGS of 2.5 V)
- Power can be removed when not needed (to optimize power consumption)
- Uses best in class comparators for power consumption: TLV3691 (Iq: 75 nA)

To be able to take the decision to switch the different power rails on or off based on the input power, two options are possible:

1. Monitor the input voltage
2. Monitor the charge of the battery

Given the fact that the input voltage could be negative and that offsetting the voltage would burn power, the monitoring of the battery charging was decided. For this, a low gate charge transistor was selected and used in a "pulse stretching" topology to enable the detection of the pulse by the MSP430.
3.3 Design Overview

Figure 10 through Figure 12 describe the design:

Figure 10. Overview of GEHAM for II-VI Marlow TEG Reference Circuit
No power

Insertion of battery
In the factory, then stored on shelves before shipping

Small_Sleep
(RF link (TSMP): ON, MCU: LPM3.5, Power: OFF)

Commissioning at the final customer

Ship mode
(RF link (TSMP): OFF, MCU: OFF, Power: OFF)

Charging
(RF link (TSMP): ON, MCU: synchronous wake-up/RTC, Power: ON)

Deep_Sleep
(RF link (TSMP): OFF, MCU: LPM4.5 (wake-up by TPL5100), Power: OFF (wake-up by MSP430))

Input power too low for charging

Small_Sleep
(RF link (TSMP): ON, MCU: LPM3.5, Power: OFF)

System powered

Pin>0

Vbatt<UVLO

Figure 11. Overview of Different States from TIDA-00246
Figure 12. Details of the Deep_Sleep State of TIDA-00246
The system is considered to have three main states:

- **Active**
  - In this state, the bq25570 charges the battery and the full system makes regular measurement and reporting values over WHART as its configuration demands.

- **Small_Sleep (shorter name for Active and Not_Charging)**
  - In this state, the system is also making measures and radio communication but the battery is not charging. Because the battery is not charging, the bq25570 is disabled to allow reducing even further the drain from the battery (from the range of 445 to 900 nA down to 1 to 30 nA).

### Table 5. bq25570 Quiescent Current in Different Modes

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN_{DC}} = 0$; $V_{STOR} = 2.1$; $T_{J} = 25^\circ C$</td>
<td>$EN = 0$, VOUT_EN = 1 - Full operating mode</td>
<td>488</td>
<td>700</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN_{DC}} = 0$; $V_{STOR} = 2.1$; $-40^\circ C &lt; T_{J} &lt; 85^\circ C$</td>
<td></td>
<td>900</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{IN_{DC}} = 0$; $V_{STOR} = 2.1$; $T_{J} = 25^\circ C$</td>
<td>$Io = 0$, VOUT_EN = 0 - Partial standby mode</td>
<td>445</td>
<td>615</td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>$V_{IN_{DC}} = 0$; $V_{STOR} = 2.1$; $-40^\circ C &lt; T_{J} &lt; 85^\circ C$</td>
<td></td>
<td>615</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{BAT} = 2.1$; $T_{J} = 25^\circ C$</td>
<td>$EN = 1$, VOUT_EN = x - Ship mode</td>
<td>1</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{STOR} = V_{IN_{DC}} = 0$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{BAT} = 2.1$; $-40^\circ C &lt; T_{J} &lt; 85^\circ C$; $V_{STOR} = V_{IN_{DC}} = 0$</td>
<td></td>
<td>30</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
• Deep_Sleep
  – In this state, the battery is below the UVLO and the system is not measuring nor communicating through radio. It has entered the state of lowest power consumption with MSP430FR5969 in LPM4.5, and the MSP430 is woken-up by the TPL5100 every 1024 seconds (which is 17 minutes).
  – Also in this state, all components other than MSP430FR5969 and TPL5100 are disabled leading to a battery current drain of 130 nA where the MSP430FR5969 will monitor conditions at the input of the bq25570 (enabling briefly the bq25570, the AFE circuitry and the sensing). If the battery is charging, it will let the system try to recover. If the battery is not charging, it will set the entire system back to sleep and wait for another 17 minutes to do the same procedure.
  – 80 nA (MSP430FR5969_LPM4.5_SVSOFF) + 50 nA (TPL5100)

Table 6. MSP430 Lowest Power Consumption

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>$V_{CC}$</th>
<th>-40°C</th>
<th>25°C</th>
<th>60°C</th>
<th>85°C</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{LPM4.5}$</td>
<td>Low-power mode 4.5, excludes SVS(1)</td>
<td>2.2 V</td>
<td>0.02</td>
<td>0.02</td>
<td>0.02</td>
<td>0.08</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3.0 V</td>
<td>0.02</td>
<td>0.02</td>
<td>0.02</td>
<td>0.08</td>
</tr>
</tbody>
</table>

(1) Low-power mode 4.5, excludes SVS test conditions:
Current for brownout is included. SVS is disabled (SVSHE = 0). Core regulator is disabled.
PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
$f_{XT1}$ = 0 Hz, $f_{ACLK}$ = 0 Hz, $f_{MCLK}$ = $f_{SMCLK}$ = 0 MHz

Table 7. TPL5100 Power Consumption

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN(1)</th>
<th>TYP(2)</th>
<th>MAX(1)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IVDD</td>
<td>Supply current(3)</td>
<td>PGOOD=VDD</td>
<td>30</td>
<td>50</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>PGOOD=GND</td>
<td>12</td>
<td></td>
<td>nA</td>
<td></td>
</tr>
</tbody>
</table>

(1) Limits are specified by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method.
(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.
(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.
3.4  bq25570 Overview

3.4.1  Features

- Ultra-low power DC-DC boost charger
  - Cold-start voltage: \( \text{VIN} \geq 330 \text{ mV} \)
  - Continuous energy harvesting from VIN as low as 100 mV
  - Input voltage regulation prevents collapsing high impedance input sources
  - Full operating quiescent current of 488 nA (typical)
  - Ship mode with < 5 nA from battery
- Energy storage
  - Energy can be stored to re-chargeable li-ion batteries, thin-film batteries, super-capacitors, or conventional capacitors
- Battery charging and protection
  - Internally set undervoltage level
  - User programmable overvoltage levels
- Battery good output flag
  - Programmable threshold and hysteresis
  - Warn attached microcontrollers of pending loss of power
  - Can be used to enable or disable system loads
- Programmable step down regulated output (buck)
  - High Efficiency up to 93%
  - Supports peak output current up to 110 mA (typical)
- Programmable maximum power point tracking (MPPT)
  - Provides optimal energy extraction from a variety of energy harvesters including solar panels, thermal and piezo electric generators
3.4.2 Applications

- Energy harvesting
- Solar chargers
- TEG harvesting
- Wireless sensor networks (WSN)
- Low-power wireless monitoring
- Environmental monitoring
- Bridge and structural health monitoring (SHM)
- Smart building controls
- Portable and wearable health devices
- Entertainment system remote controls

Table 8. Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>bq25570</td>
<td>VQFN (20)</td>
<td>3.50 x 3.50 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the datasheet.

3.4.3 Description

The bq25570 device is specifically designed to efficiently extract microwatts (µW) to milliwatts (mW) of power generated from a variety of high output impedance DC sources like photovoltaic (solar) or TEGs without collapsing those sources. The battery management features ensure that a rechargeable battery is not overcharged by this extracted power, with voltage boosted, or depleted beyond safe limits by a system load. In addition to the highly efficient boosting charger, the bq25570 integrates a highly efficient, nano-power buck converter for providing a second power rail to systems such as WSNs, which have stringent power and operational demands. All the capabilities of bq25570 are packed into a small foot-print 20-lead 3.5×3.5-mm QFN package (RGR).
### 3.4.4 bq25570 MPPT Scheme

The bq25570 employs an MPPT known as the dynamic tracking of fractional voltage method. Dynamic means that the open circuit voltage is regularly sampled (16 seconds for the bq25570) and the input current is limited to ensure the input voltage of bq25570 stays above the defined fraction of the open circuit voltage (50% in the case of TEG).

The bq25570 provides a predefined setting for TEG, allowing the VOC_SAMP to be grounded to reduce the component count and set the ratio to 50%.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOC_SAMPLE</td>
<td>Time period between two MPPT samples</td>
<td></td>
<td>16</td>
<td></td>
<td>s</td>
</tr>
<tr>
<td>VOC_STLG</td>
<td>Setting time for MPPT sample measurement of VIN_DC open circuit voltage</td>
<td>Device not switching</td>
<td>256</td>
<td></td>
<td>ms</td>
</tr>
</tbody>
</table>

### 3.4.5 bq25570 State Machine

The state machine of the bq25570 with respect to battery protection and usage of VBAT_OK is best explained in the bq25570 user's guide [8]:

"To further assist users in the strict management of their energy budgets, the bq25570 toggles a user programmable battery good flag (VBAT_OK), checked every 64 ms, to signal the microprocessor when the voltage on an energy storage element or capacitor has risen above (OK_HYST threshold) or dropped below (OK_PROG threshold) a pre-set critical level. To prevent the system from entering an undervoltage condition or if starting up into a depleted storage element, it is highly recommended to isolate the system load from VSTOR by 1) setting VBAT_OK equal to the buck converter's enable signal VOUT_EN and 2) using an NFET to invert the BAT_OK signal so that it drives the gate of PFET, which isolates the system load from VSTOR."

The scope of this design is to further enhance the capabilities of the bq25570 state machine and system level efficiencies by allowing the system to reduce its battery drain when the battery is not charging by disabling the bq25570. To allow the system to still be operational the control logic has to be powered directly on the VBAT node and draw current in the order of magnitude of the self-discharge of the battery since the UVLO protection of the bq25570 cannot operate on loads connected in parallel to the battery. Those details are explained in Section 3.3.

### 3.4.6 bq25570 PCB Settings

To facilitate the PCB design of the bq25570, a configuration tool [7] has been made available to identify the different resistance sets needed to configure the bq25570.

Given the objectives VBAT_OV = 3.7 V:

VBAT_OK = 2.5 V, VBAT_OK_HYST = 2.6, VOUT = 2 V

The excel sheet with all values is also available as a collateral and can be downloaded as "TIDA-00246_collateral_bq25570Configurator.xls" found at TIDA-00246.
3.5 Front-End Protection

When it comes to reverse polarity protection, there are a few possible options:
- Passive full-wave rectifier
- Active full-wave rectifier
- Bi-stable relays
- Switch

The key parameters to consider when designing the protection are:
- How much above and below the max ratings of the selected IC is the input voltage going
- How fast the input voltage is going above the max ratings
- How often the input voltage is going beyond the max ratings of the IC

In this case, given the forward voltage, the diodes introduced in the option of the passive full-wave rectifier would significantly impact the energy harvested as it would reduce the ΔT from which energy would be harvested and would also reduce the total efficiency.

On the other hand, active rectification would add quiescent current, which would overall also reduce the system efficiency.

Bi-stable relays are also a technical option for connecting the TEG to the input of the bq25570 but are often considered cost prohibitive, so the relays were not designed in.

Given the thermal inertia of the radiator and more generally of any thermal system, the voltage would not change "fast" to go out of range. Fast being much lower than say 10 kHz was the reason why an ultra-low-power comparator like TLV3691 was selected.

For the switch, there are two options: series switch and shunt switch. A shunt switch is preferred when the input voltage raises too high for the monitoring circuit. Given the system specs (7 V_{OC_MAX}), a series switch was selected as it is easier to protect against negative voltages.
3.6 Charging Detection

According to Section 2, when there is no energy coming in the system, it is preferred to switch the harvesting IC "OFF" to reduce the leakage. To this end, the MCU should be notified when energy is flowing into the storage element to enable or disable the charging circuit.

3.6.1 Considered Options

To detect that the bq25570 is charging the battery, there are multiple options:

- Monitor the VSTOR voltage; however, this was dismissed as the battery could be charging yet have a higher load and lead to wrong decisions.
- Monitor the input voltage; however, given the possibility of a negative voltage this option is dismissed for this design. Also, because the design goal is to have a generic solution, voltage monitoring can be misleading for photovoltaics harvester. The two reasons (negative voltage, low accuracy for photovoltaics) being the reasons for not selecting this method for charging detection.
- Monitor the switch node and compare to the input voltage.
- Monitor the switch node and compare to the ground.

The key aspects when monitoring the switch node are:

- To remember that a boost convertor software node will be switching between GND (when the low side switch is ON) and OUT (when the low side switch is OFF but the high-side is ON) see Figure 14.
- Also parasitic capacitance should be reduced to minimum.
- Comparators should be selected with high-bandwidth to ensure the minimum pulse width.

A quick calculation to estimate the pulse width leads to

\[
V_{\text{out}} / V_{\text{in}} = \frac{1}{1-D} \leftrightarrow 1-D = V_{\text{in}} / V_{\text{out}} \geq \frac{1}{F_S}(1-D_{\text{max}}) = V_{\text{in,min}} / V_{\text{out,max}}
\]

This leads to the small burst width is 18 ns (\(F_S = 1 \text{ MHz}, V_{\text{in,min}} = 100 \text{ mV}, V_{\text{out,max}} = 5.5 \text{ V}\))

![Figure 14. Boost – Voltage and Current Waveforms](image-url)
Considering that a GPIO from MSP430FR5969 can only see a pulse of 20-ns wide (see the MSP430FR59xx datasheet [19]), a pulse stretcher topology was used, which offers the additional advantage of significantly reducing the parasitic capacitance added to the software node, and given bandwidth of pulse stretcher no further comparators are needed, the output is fed directly to the MSP430FR5969.

Another parameter for such a pulse stretcher is to ensure that the additional power consumption is kept low. To this effect, two things were done:

• The power of the pulse stretcher is taken from a GPIO to ensure that one the function is not needed, no current will be drawn
• The R and C were designed to achieve minimum power consumption when running.

It was decided that the function when running should not take more than 300 nA when VBATT is at its lowest (as higher power when the battery is charged is not so critical and also the circuit can be controlled by MSP430 GPIO so integral power consumption is small).

Given $I = \frac{CDV}{DT}$, $I = 300$ nA, and $DV_{max} = 2.5$ and $DT = 1/1$ MHz

$\Rightarrow C = 300 \text{ nA} \times 1 \mu\text{S} / 2.5 \text{ V} = 0.12 \text{ pF}$

(11)

To ensure that in steady state the voltage is settled, set $7t = 7 \times R \times C = 1 \mu\text{s}$

$R \sim 1 \text{ M\Omega}$

The FET was then selected to have the lowest gate charge.

### 3.6.2 Charge Detection Notification (Pulse Stretcher)

![Figure 15. Charge_DETECT Schematic](image-url)
3.7 **GEHAM and Selected Battery**

Given the requirements for 3.6- or 7.2-V output, this design is set on a 3.6-V output.

Given the objective to provide a generic energy harvesting adapter module, the system should provide voltages compatible with lithium-thionyle voltages. A lithium-thionyle battery typically operates in the 2.5- to 3.7-V range so the same is targeted for this design.

The bq25570 was selected as it allows an additional rail to power low-power devices. For low-power evaluations, a 2-V rail can be provided to facilitate evaluations of the most effective system setup, which depends on application needs (either running more effectively from a 2-V rail the MCU and rest of system but adding the quiescent of a 300-nA buck, or running from 3-V rail without the quiescent current of a buck.

To this end, the HLC-1550A battery was selected. Its features include:

- Capacity when charge to 3.67 V, 560 A
- Discharge end voltage 2.5 V (discharge below 2.5 V at RT may increase the HLC internal impedance)
- Nominal capacity 560 As (155 mAh) at 3.6 V

Given an average power consumption of 3 mW, the autonomy of the system is:

\[
\frac{3.6 \text{ V} \times 155 \text{ mAh}}{13 \text{ mW}} \approx 8 \text{ days}
\]
3.8 Design for Test

To facilitate the test and characterization, the following features were added to the core functionality of the design.

3.8.1 Design Identification

For forward compatibility, U5 is added to allow automatic identification of the BoosterPack added on top of a launchpad. The MCU on the BoosterPack can read through I²C, the values of GPIO connected on the U5 circuit, and know the unique ID of the design as well as the revision.

3.8.2 Signal Monitoring

The following headers are added to facilitate signal monitoring and configuration of the design:

- J1: Input voltage for the TEG
- J2: Interface to the LaunchPad
- J3: Interface to the LaunchPad
- J4: Power the LaunchPad from the BoosterPack (intended functionality)

**NOTE:** In this configuration, the LaunchPad power must be removed. Refer to the respective LaunchPad documentation for removing appropriate jumpers.

- J5: Power the launchpad from 5 V. This function is only provided for forward compatibility and not intended to be used on this version
- J6, J7, J8: I²C address settings for U5
- J9: Control of the bq25570 enable signal either through hardware (connect J9:2 to J9:1 to enable) or through GPIO from the LaunchPad (connect J9:2 and J9:3)
- J10: Control of the buck integrated in the bq25770 either through jumpers or through GPIO from the LaunchPad
- J11: Jumpers to control the FE
- J12: Jumpers enabling loads to be disconnected from the battery when the battery falls below the UVLO level. To enable this functionality, connect a load ground to J12:2. This jumper is in association to Q2, which will disconnect loads when VBATT_OK goes “LOW”, when VBATT_OK goes “HIGH” its RDS(on) is specified as 240 mΩ (under VGS = 2.5 V)
- J13: Control of the charge detect functionality. Connecting J13:2 with J13:1 allows the software to control if the function draws current or not (and resultantly if the MSP430 will get interrupts when the bq25570 is charging the battery).
- J14: Jumpers to connect or disconnect the charge notification to the MCU. This jumper can also be used to monitor the signal "CHARGING"
- J15: Jumpers to by-pass the front-end protection
- J16: Jumpers to select the power source or power reserve of the system:
  - If a power source is connected to J16:2, it can be used to control the system power consumption
  - If J16:2 and J16:3 are connected together, the system is running from the battery
  - if J16:2 and J16:1 are connected together, the system is running from the 10 µF (which allows to see faster voltage changes than with the default 250-mAh battery).
- J17: Allows to connect VSTOR to the 3.3-V rail from the rest of the system
3.8.3 BoosterPack Setup

To allow rapid prototyping, the reference design is made to follow the electrical convention of BoosterPacks, which allows different MCU (on the LaunchPad) to be tested.

For more details on BoosterPack, LaunchPad and Energia, TI rapid prototyping environment refer to:

4 Layout Considerations

The reference design features the following devices.

4.1 bq25570
For layout of the bq25570, follow the guidelines from the bq25570 datasheet.

4.2 TPL5100
For layout of the TPL5100, follow the guidelines from the TPL5100 datasheet.

4.3 MSP430FR5969
Pay special attention to the power supply decoupling and bulk capacitors recommendations from the MSP430FR5969 datasheet.

4.4 TLV3691
For layout of the TLV3691, follow the guidelines from the TLV3691 datasheet.
5 Verification and Characterization

5.1 Test Setup

5.1.1 Measuring TEG Impedance for Startup-Voltage Characterization

As detailed in Section 2.1, the impedance of the TEG is a key electrical characteristic. For a test setup to characterize electrical performances, it is important to get a realistic figure for this impedance.

However, because Ohm meters usually inject a small amount of current in the load to measure the voltage drop generated (or a small voltage and measuring the current) [18], this current will create a small $\Delta T$ across the TEG, which will induce a small emf and cause bad readings.

To measure the $R_{\text{TEG-el}}$, the following procedure is recommended by II-VI Marlow:

- Do not measure impedance with a DC resistance meter, you must use an AC resistance meter
- There should be no $\Delta T$ across the TEG (that is, heat source should be turned off); otherwise, the output of the TEG will impact the resistance reading

Using an LCR Meter 4270, the electrical resistance of the II-VI Marlow TEG was measured at 10 $\Omega$, which is the expected value given the two elements in series each having a 5-Ω internal impedance.

5.1.2 Deep_Sleep Testing Jumpers Configuration

To test the Deep_Sleep enter and exit sequence, the following jumper configurations are needed:

To measure the system current consumption, the jumper settings are as follow (counter-clockwise from the top right corner of the PCB):

- J16:2 (VBATT) → Connected to PSU to measure the current, emulate a battery being connected to the system when no power is available at the input
- J12:3 (GND_EH) → Connect to the PSU to measure the current
- J13:1 ↔ J13:2 to ensure that the "Charge Detection" is disabled through software

**NOTE:** J13:1 --- J3:20 --- BP11 - P1.3 - GPIO drive low.

- J10:1 and J10:2 are connected to ensure bq25570 DC/DC is disabled (to reduce power), controlled by GPIO. J10:1 = J2-9 = BP8 = P3.5, which is set high by software

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOUT_EN</td>
<td>6</td>
<td>Active high digital programming input for enabling and disabling the buck converter. Connect to VSTOR to enable the buck converter.</td>
</tr>
</tbody>
</table>

- J9:2 and J9:3 are connected to ensure the bq25570 charging is disabled (to reduce power). J2:9 = BP5 = P4.3 is set high by software

**Table 11. bq25570 Logic Level: VOUT_EN**

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN</td>
<td>5</td>
<td>Active low digital programming input for enabling and disabling the IC. Connect to GND to enable the IC.</td>
</tr>
</tbody>
</table>

**Table 12. bq25570 Logic Level: EN**
• J5: Do not connect (not used with MSP-EXP430FR5969 as the board does not have a 5-V supply—J5 is left open)

• J4:3 and J4:2 must be connected so the LaunchPad is powered from the BoosterPack VBATT node

CAUTION

The MSP430FR5969 on the LaunchPad is by default powered from the USB. In this test setup, the device will be powered by the TIDA-00246 BoosterPack. Carefully follow instructions from the MSP-EXP430FR5969 LaunchPad User’s Guide (SLAU535) on jumper settings needed for this configuration (see Figure 16 for guidance).

Note that only removing the V+ and GND is not enough to isolate the target from the eZ-FET section as the debug signals are driven from the eZ-FET section and thus the source power to the target.

BoosterPack Power Configuration

Figure 16. LaunchPad Jumper Configurations
• J17: VSTOR; To be connected to 3V3 from PSU (for testing purposes only): J17:1 ↔ J17:2
• Connect J14:1 and J14:2 (charge detect functionality; connect to avoid floating input on MSP430 as J14:1 – J3:18 – BP12 – P1.4; input pull-down low)
• J15: Front-end bypass; do not connect
• J1: TEG input; do not connect as in Deep_Sleep. Do not have any TEG voltage present
• J6, J7, J8: TIDA-identification. Do not leave floating → connect to GND
• J11: Front-end; do not connect

CAUTION

If in possession of an E1 hardware, cut the traces from 3V3 to U5 to avoid the U5 IC current consumption to be taken into account when measuring the Deep_Sleep current consumption. Also, connect through the blue wire the GND_EH and GND traces.

NOTE: To obtain representative numbers, do not connect scope probes to the PCB.
5.1.3 Board Enter and Exit Deep_Sleep – Test Code Validation – LaunchPad Only

Figure 17. MSP-EXP430FR5969 Schematic Highlighting P1.2 and BP19
Testing of the functionality can be first tested on a LaunchPad only by slightly modifying one of the MSP430FR5969 code example:

1. Open the "msp430fr59xx_lpm4-5_02.c" from the project named "Entering and waking up from LPM4.5 via P1.1 interrupt with SVS disabled"

Applying following software patch at

1) diff -r .\msp430fr59xx_lpm4-5_02\msp430fr59xx_lpm4-5_02.c .\TIDA-00246_GoBackToDeepSleepTest.c

46c46,50
> // Credits: based on the LPM4.5 code demo from William Goh / Andreas Dannenberg
> //
> // TIDA-00246 DEMO - Entering and waking up from LPM4.5
> // via P1.1 interrupt (Launchpad S2)
> // or via P1.2 interrupt (WAKEUP from TIDA-00246)
50,51c54,57
> // LPM4.5 is correctly entered. Use a button S2 (or P1.1) on the EXP board to wake the device up from LPM4.5. This will enable
> // LPM4.5 is correctly entered.
> // Use a button S2 (or P1.1) on the EXP board
> // or wait for WAKEUP (P1.2) from the booster pack
> // to wake the device up from LPM4.5. This will enable
63c69,71

< // | P4.6|--- LED1 (MSP-EXP430FR5969)

65a74,80
> // | | J6
> // | P4.6|--- |--> LED1 (MSP-EXP430FR5969)

67c82
< // William Goh / Andreas Danneberg

69c84
< // June 2014

73a89,92
> #define TIDA00246 1 //we differentiate the case with TIDA-00246 BoosterPack
> #ifndef TIDA00246
> #define EXPMSP430FR5969 1 //from the case without TIDA-00246 as the MSP430 input need pull-up / pull-down to not be floating
> #endif
74a94
>
75a96,98
> int i;
> int LPM45;
>
78,80c101,106
< // Configure GPIO

< P1OUT = 0; // Pull-up resistor on P1.1
< P1DIR = 0xFF; // Set all but P1.1 to output direction
- - -
>
> // Determine cause for entering main()
> if (SYSRSTIV == SYSRSTIV_LPM5WU) {
> //we came here from LPM4.5
> 82,83c108,176
< P2OUT = 0;
< P2DIR = 0xFF;
- - -
>
> // PJSEL0 = BIT4; // For XT1
>
> // // Clock System Setup
> // CSCTL0_H = CSKEY >> 8; // Unlock CS registers
> // CSCTL1 = DCOFSEL_0; // Set DCO to 1MHz
> // CSCTL2 = SELA__LFXTCLK | SELS__DCOCLK | SELM__DCOCLK;
> // CSCTL3 = DIVA__1 | DIVS__1 | DIVM__1; // Set all dividers
> // CSCTL4 &= ~LFXTOFF;
>
> // // Disable the GPIO power-on default high-impedance mode to activate
> // previously configured port settings. The oscillator should now start...
> // PM5CTL0 &= ~LOCKLPM5;
> LPM45=1;
>
> }
> else {
> LPM45=0;
> }
> /*
> After the wake-up from LPM4.5 the state of the I/Os are locked and remain unchanged until you
> clear the
> LOCKLPM5 bit in the PM5CTL0 register.
> Do the following steps after a wake-up from LPM4.5:
> 1. Initialize the port registers exactly the same way as they were configured before the device
> entered
> LPM4.5 but do not enable port interrupts.
> 2. Clear the LOCKLPM5 bit in the PM5CTL0 register.
> 3. Enable port interrupts as necessary.
> 4. After enabling the port interrupts the wake-up interrupt will be serviced as a normal interrupt.
> If a crystal oscillator is needed after a wake-up from LPM4.5 then configure the corresponding pins
> and
> start the oscillator after you cleared the LOCKLPM5 bit.
> */
>
> // | P1.0|--> LED2 (MSP-EXP430FR5969
> // | |____J6
> // | P4.6|--> |--> LED1 (MSP-EXP430FR5969)
> // | |
> // | | P1.1|<--- S2 push-button (MSP-EXP430FR5969)-interrupt MUST be enabled to wake-up from
> LMP4.5
> // | P1.3|--> BP11 = Charge Detect Enable (drive 'LOW' for DeepSleep)
> // | P1.4|---| BP12 = Charge Notification (no pull-down)
> // | P4.3|---| BP5 -> /EN bq25570 ( drive 'HIGH' to disable bq25570
> // | P3.4|---| BP8 -> VOUTEN bq25570 ( drive 'HIGH' to disable bq25570 buck DCDC
> // | P1.0|---| NOT CONNECTED ON PCB !!!!!!!!! -> BP17 ->J3:8------>DONE (t5100)
> // | P1.6|---| -> BP15->J3:12---blue wire -> J3:8^ 
>
> // | P1.2 does not need a pull-up or pull-down as it is driven actively by TPL5100
> //below two lines not needed for application but added for testing to ensure the LaunchPad does not
> have floating pins when measuring consumption of LP only before connecting BP
> 
> // Configure GPIO, by default output low
> P1DIR = 0xFF ^ (BIT1|BIT2|BIT4); // Set all to output except P1.1, P1.2 P1.4
> P1OUT = (BIT1 |BIT2); // Set all GPIO to low except P1.1 and P1.2
> #ifdef TIDA00246
> P1REN = ( BIT1 | BIT4); // Enable pull for P1.1 and P1.4
> #endif
> #ifdef EXPMSP430FR5969
> P1REN = ( BIT1 | BIT4); // Enable pull for P1.1 and P1.4
> #endif
> 
> P2OUT = 0;
> P2DIR = 0xFF;
> < P3OUT = 0;
> < P3DIR = 0xFF;
> <
> < P4OUT = 0;
> < P4DIR = 0xFF;
> <
> < PJOUT = BIT4; // Set PJ.4 / LFXTIN to high
> <
> // Determine whether we are coming out of an LPMx.5 or a regular RESET.
> if (SYSRSTIV == SYSRSTIV_LMP5WU) {
> PJSEL0 = BIT4; // For XT1
>   - - -
> P3DIR = 0xFF; // all output
> P3OUT = BIT4; // all all low except P3.4, must be 'high' for bq25570 buck
> 
> P4DIR = 0xFF; // all output
> P4OUT = BIT3; // all all low except P4.3, must be 'high' for bq25570 charger
> // P4OUT &= ~BIT6;
> 
> PJDIR = 0xFFFF;
> PJOUT = 0; // keep xal 32k off
> 
> // Clock System Setup
> < CSCTL0_H = CSKEY >> 8; // Unlock CS registers
> < CSCTL1 = DCOFSEL_0; // Set DCO to 1MHz
> < CSCTL2 = SELA_LFXTCLK | SELS_DCOCLK | SELM_DCOCLK;
> < CSCTL3 = DIVA__1 | DIVS_1 | DIVM__1; // Set all dividers
> < CSCTL4 &= ~LFXTOFF;
> <
> // Configure LED pin for output
> P1DIR |= BIT0;
> <
> // Disable the GPIO power-on default high-importance mode to activate
> // previously configured port settings. The oscillator should now start...
< PM5CTL0 &= ~LOCKLPM5;
-- 
// Disable the GPIO power-on default high-impedance mode to activate
// previously configured port settings
> PM5CTL0 &= ~LOCKLPM5;
112,132c192,236
< do {
< CSCTL5 &= ~LFXTOFFG; // Clear XT1 fault flag
< SFRIFG1 &= ~OFIFG;
< } while (SFRIFG1 & OFIFG); // Test oscillator fault flag
< 
< else {
< // Configure P1.1 Interrupt
< P1OUT |= BIT1; // Pull-up resistor on P1.1
< P1REN |= BIT1; // Select pull-up mode for P1.1
< P1DIR = 0xFF ^ BIT1; // Set all but P1.1 to output direction
< P1IES |= BIT1; // P1.1 Hi/Lo edge
< P1IFG = 0; // Clear all P1 interrupt flags
< P1IE |= BIT1; // P1.1 interrupt enabled
< 
< } while (SFRIFG1 & OFIFG); // Test oscillator fault flag
< 
< // Disable the GPIO power-on default high-impedance mode to activate
< // previously configured port settings
< PM5CTL0 &= ~LOCKLPM5;
-- 
> P1IES |= (BIT1|BIT2); // P1.1 and P1.2 Hi/Lo edge
> P1IFG = 0; // Clear all P1 interrupt flags
> P1IE |= (BIT1|BIT2); // P1.1 and P1.2 interrupt enabled
> 
> 
> // // Clock System Setup
> // CSCTL0_H = CSKEY >> 8; // Unlock CS registers
> // CSCTL1 = DCOFSEL_0; // Set DCO to 1MHz
> // CSCTL2 = SELA__LFXTCLK | SELS__DCOCLK | SELM__DCOCLK;
> // CSCTL3 = DIVA__1 | DIVS__1 | DIVM__1; // Set all dividers
> // CSCTL4 &= ~LFXTOFF;
> 
> 
> // // do {
> // CSCTL5 &= ~LFXTOFFG; // Clear XT1 fault flag
> // SFRIFG1 &= ~OFIFG;
> // } while (SFRIFG1 & OFIFG); // Test oscillator fault flag
> 
> 
> if (LPM45==1){
> //we enter here because we exited LPM4.5: either SW2 or WAKE signal from TPL5100
> //so we toggle P1.6 = DONE signal to clear the TPL5100
> P1OUT |= BIT6;
> // P1OUT |=BIT6;
> // __delay_cycles(1);
> P1OUT &= ~BIT6; //we toggle P1.7 to indicate TPL5100 we are 'done'
> P4OUT |= BIT6; //we toggle P4.6 to indicate LPM4.5
> 
> 
> // for (i=20;i>0;i--){
> // P4OUT ^= BIT6; // P4.6 = toggle to show we woke-up from lpm4.5
> // _delay_cycles(1);
> } }
> else {
> for (i=20;i>0;i--){
> P1OUT ^= BIT0; // P1.0 = toggle and
> P4OUT ^= BIT6; // P4.6 = toggle to show we just powered-up
> __delay_cycles(100000);
> }
> }
>
>
> 135,138c239,242
< PMMCTL0_H = PMMPW_H; // Open PMM Registers for write
< PMMCTL0_L &= ~(SVSHE); // Disable high-side SVS
< PMMCTL0_L |= PMMREGOFF; // and set PMMREGOFF
< PMMCTL0_H = 0; // Lock PMM Registers
-- - - - - - -
> PMMCTL0_H = PMMPW_H; // Open PMM Registers for write
> PMMCTL0_L &= ~(SVSHE); // Disable high-side SVS
> PMMCTL0_L |= PMMREGOFF; // and set PMMREGOFF
> PMMCTL0_H = 0; // Lock PMM Registers
140,147c244,248
< // Enter LPM4 Note that this operation does not return. The LPM4.5
< // will exit through a RESET event, resulting in a re-start
< // of the code.
< __bis_SR_register(LPM4_bits);
< 
< // Should never get here...
< while (1);
< }
-- - - - - - - - - -
> // Enter LPM4 Note that this operation does not return. The LPM4.5
> // will exit through a RESET event, resulting in a re-start
> // of the code.
> __bis_SR_register(LPM4_bits);
> }
149,154d249
< // Now blink the LED in an endless loop.
< while (1) {
< P1OUT ^= BIT0; // P1.0 = toggle
< __delay_cycles(100000);
< }
2. Use a wire to connect BP19 to VCC (BP1).

3. Disconnect the cable between BP19 and BP1 and connect it to BP20 (that is, simulating a high-to-low transition on P1.2).

4. The LED1 will start blinking RED.
5.1.4 Measuring Power Consumption of Boards for Currents < 100 nA

Given the challenge to find test equipment which measures current below 100 nA, the following setup is used:

- A PSU (E3631A) supplies 3.3 V.
- A resistor measured to be at 1 MΩ is put in series with V+.
- A HP34401A measures across the resistor the voltage drop.

**NOTE:** A wire is used to short the resistor to allow the system to power-up properly before the current is measured.

Figure 19. Setup Used to Measure Current Below 100 nA

The test procedure is as follows:
1. Set power supply unit (PSU) to target voltage: 2.5 V.
2. Enable PSU outputs:
   (a) Check that voltmeter has a reading < 1 mV (to ensure that the 1 MΩ is shorted so the inrush current from all parasitic caps supply the board properly (to ensure the MSP430 boots properly)
   (b) If the voltmeter was not shorted, set PSU voltage to 0, wait for 10 seconds (to ensure all parasitic capacitors are discharge), and start again from Step 1.
3. Wait for one minute. To ensure that the inrush current is over, see Section 5.1.
4. Remove short from the voltmeter to be able to read voltage.
5. Read voltage from the voltmeter. Read multiple times to assess the noise in measurement.
6. Go back to Step 1 and increase the PSU voltage by 100 mV from the previous value.
5.1.5 Startup Voltage

When testing the startup voltage of the TIDA-00246, remember the system is designed to handle power sources with limited capabilities.

**CAUTION**

If $V_{IN\_DC}$ is higher than VSTOR and VSTOR is equal to VBAT_OV, the input $V_{IN\_DC}$ is pulled to ground through a small resistance to stop further charging of the attached battery or capacitor. It is critical that if this case is expected, the impedance of the source attached to $V_{IN\_DC}$ be higher than 20 $\Omega$ and not a low impedance source.

To have more representative results, an impedance in series with the power supply of value equivalent to the impedance of the harvester should be placed.

For TEG, the impedance of the TEG should be measured as described in Section 5.1.1.

Should the impedance of the TEG be less than the recommended impedance, the maximum rating of the bq25570 for input power is 510 mW, which must under no condition be exceeded.

<table>
<thead>
<tr>
<th>Input voltage</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN_DC}$, $V_{OC_SAMP}$, $V_{REF_SAMP}$, $V_{BAT_OV}$, $V_{RDIV}$, $OK_HYST$, $OK_PROG$, $VBAT_OK$, $V_{BAT}$, $VSTOR$, $LBOOST$, $EN$, $VOUT_EN$, $VOUT_SET$, LBUCK, $VOUT^{(2)}$</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
</tbody>
</table>

Peak Input Power, PIN_PK | 510 mW

Operating junction temperature, $T_J$ | -40 $^\circ$C 125 $^\circ$C

Storage temperature, $T_{ST}$ | -65 $^\circ$C 150 $^\circ$C

Figure 20. Absolute Maximum Ratings
5.1.6 Active Mode

The setup to measure the active mode is the same as the Deep_Sleep mode except that the software is changed to enable the different functions.

- P1.3 drives the "Charge Detection Enable" is configured as output high
- P1.4 is the input for the charge detect notification is configured as "INPUT" without pull-down or pull-up as the signal is driven by the charge detect circuit
- P1.6 is by default output low and generates the "DONE" signal to acknowledge the "WAKE" signal from TPL5100
- P3.4 is output "LOW" to enable the bq25570 charge functionality
- P4.3 is output "LOW" to enable the bq25570 DC/DC buck functionality
- The jumpers are set (order anti-clockwise on the PCB):
  - VBATT supplied on J16:2 (3.3 V)
  - GND on J12:3
  - J13:2 and J13:1 are connected together to enable the control by the GPIO from MSP430
  - J10:2 and J10:1 are connected together to enable the control by the GPIO from the MSP430 of the bq25570 buck
  - J9:2 and J19:1 are connected together to enable the control by the GPIO from the MSP430 of the charging by the bq25570
  - J5 is not connected
  - J4 is not connected
  - J17:1 and J17:2 are connected
  - J14:1 and J14:2 are connected to allow the GPIO from MSP430 to be biased
  - J15:1 and J15:2 are connected to by-pass the front-end
  - J1:2 is connected to the TEG V+ (which is also connected to PSU GND)
5.2 Thermal Test Results

5.2.1 TEG Load Matching and Impedance Measurements

Figure 21 shows the theoretical values and the measured values for output voltage and output power.
5.2.2 Thermal Data from II-VI Marlow

Figure 22. Power Generation With Wind Speed

5.2.3 Field Measures from II-VI Marlow

Figure 23 is an extra month of characterization in open air conditions ran by II-VI Marlow showing that in the hottest month of the year (when the ΔT is the smallest) an overall net increase of the power going into the battery. The small dips are during the hottest hours of the day when the battery is supplying more power than it is receiving. Nonetheless, it shows the total viability of a system that has a positive energy balance even in worst case conditions in the field.
6 Test Results

6.1 Board Boot Timing Diagram

Figure 24 is one example of how the current varies over time, showing that every time the supply is varied a long time needs to be waited for taking a representative measurement of the current consumption.

As seen in the above plots, the current will slowly decay to its final value. This behavior is totally normal but needs to be taken into consideration during any test procedure that uses the setup described in Section 5.1.4.

The reason for this behavior is simply that there is a 1-MΩ resistor, which makes a RC circuit with the 10-μF capacitor mounted on the PCB of TIDA-00246 (C1 on top-right corner)

![Figure 25. Schematic Extract Showing 10-μF Capacitor](image-url)
6.2 LaunchPad Only Power Consumption Measurement

![Figure 26. Current Measurement for the LaunchPad at –40°C With 2.5 and 3.6 V on 3.3-V Rail](image1)

![Figure 27. Current Measurement for the LaunchPad at 85°C With 2.5 and 3.6 V on 3.3-V Rail](image2)

6.3 Power Consumption TIDA-00246 Booster Pack + MSP-EXP430FR5969

Following the setup in Section 5.1 and with a resistor measured at 0.917 MΩ, a voltage drop of 65 mV is measured in series with the power supply.

Leading to an equivalent power consumption from the system in deep sleep of 76 nA at room temperature.

Section 6.5 gives more statistical information about current consumption as a function of temperature and voltage.
6.4 **Scope Plot of System Exiting and Going Back to Deep_Sleep**

When the system wake-up needs to be tested, the switch S2 can be used.

![Scope Plot](image)

**NOTE:**

- Ch1: P4.6 (set to ‘LOW’ when exiting LPM4.5 and ‘HIGH’ just before entering LPM4.5)
- CH3: P1.6 (DONE signal from MSP340 back to TPL5100)
Figure 29. Complete Timing Diagram of Deep_Sleep Exit and Re-Entry

NOTE:  
Ch1: P4.6 (set to ‘LOW’ when exiting LPM4.5 and ‘HIGH’ just before entering LPM4.5)  
Ch2: WAKE signal from TPL5100 (pin MOS_DRV)  
Ch3: P1.6 (DONE signal from MSP340 back to TPL5100)  

Ch1 will go low after a few instructions of code. Using the cursors, the signal WAKE is low for 512 µs.
6.5 Current Consumption of System

This section gives an indication on eight boards of the current consumption of the system over temperature and voltage supply.

The information is displayed using boxplot diagram, using the following convention:

IQR: inner quartile range

The box represents the first and third quartiles, with the red line the median (second quartile)

The whiskers are at 1.5 IQR

Any data not within the whiskers are plotted as individual dots.

![Boxplot Diagram](image)

Figure 30. Visual Explanation of Whiskers in Relation to Statistical Distribution
6.5.1 At $-40^\circ$C

- Figure 31. Board Current Spread at $-40^\circ$C and 2.5 V
- Figure 32. Board Current Spread at $-40^\circ$C and 3.6 V

6.5.2 At 25°C

- Figure 33. Board Current Spread at 25°C and 2.5 V
- Figure 34. Board Current Spread at 25°C and 3.6 V
6.5.3 At 85°C

The high number of outlier on the board 246LP1-BP109451 is due to the initial characterization software not taking into account the current response to step voltage (see Section 6.1).

Because the average value was well inline with the other boards characterized, this data set was maintained.

6.5.4 Summary

From the above characterization, it is clear that as expected while the voltage influences the leakage, the dominant factor is temperature.

Assuming that the electronics for the GEHAM are not located on the pipe like the TEG, it is assumed that the ambient temperature can estimated to 25°C and hence the average power consumption of the GEHAM to be 70 nA.
6.6 Charging Detection Function

**Figure 37** is a plot made at J14: on the jumper between J14:1 and J14:2.

**NOTE:** Because the probe used at a 10-MΩ impedance, the amplitude is 50% of the amplitude on the PCB (given that R3 is a 10-MΩ resistor).

From **Figure 37**, it is clear that the MCU can see the signal and can react accordingly.

![Figure 37. Snapshot of Charging Signal](image)

6.7 Startup Voltage of Circuit

By monitoring the ChargeDetect signal and slowly increasing the $V_{TEG}$ voltage, the startup voltage is measured at 75 mV.
7 Design Files

7.1 Schematics
To download the most recent schematics, see the design files at TIDA-00246.

7.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-00246.

7.3 Layer Plots
To download the layer plots, see the design files at TIDA-00246.

7.4 Altium Project
To download the Altium project files, see the design files at TIDA-00246.

7.5 Gerber Files
To download the Gerber files, see the design files at TIDA-00246.

8 Lexicon

Seebeck coefficient: The physical measure of the magnitude of the voltage induced by a temperature gradient.

Thermoelectric generator (TEG): The physical artifact made from the assembly of multiple pairs of p-type and n-type thermo-elements with the aim to provide power to a sub-system from an existing temperature gradient.

Technology readiness level (TRL): A scale used to estimate the maturity of a technology and its applicability for industrial projects. The scale starts at 1 with basic research and ends at 9 when being used in systems being mass produced.
9 References

1. ISA, Roy Freeland, *Practical Power Solutions for Wireless Sensing* (PDF)
2. Energy harvesting for wireless sensors, Synergistic analysis of thermoelectric devices, heat sinks and associated electronics for optimized energy harvesting systems, Robin McCarty, II-VI Marlow White paper
5. Marlow Industries, Joshua Moczygemba, *Converting waste heat into electrical energy* (PDF)
6. IEEE, Jim Bierschenk, *Optimized Thermoelectrics for Energy Harvesting Applications* (PDF)
7. bq25505 and bq25570 Design Files (SLUC484)
16. VDI The Association of German Engineers (www.vdi.eu/2185)

10 About the Author

MATHIEU CHEVRIER is a systems architect at Texas Instruments, where he is responsible for defining and developing reference design solutions for the industrial segment. Matthieu brings to this role his extensive experience in embedded system designs in both hardware (power management, mixed signal, and so on) and software (such as low level drivers, RTOS, and compilers). Matthieu earned his master of science in electrical engineering (MSEE) from Supélec, an Ivy League university in France. Matthieu holds patents from IPO, EPO, and USPTO.
Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Buyers") who are developing systems that incorporate TI semiconductor products (also referred to herein as "components"). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED "AS IS". TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated