# TI Designs – Precision: Verified Design AC Coupled, Single-Supply, Inverting and Non-inverting Amplifier Reference Design

# TEXAS INSTRUMENTS

# **TI Designs – Precision**

TI Designs – Precision are analog solutions created by TI's analog experts. Verified Designs offer the theory, component selection, simulation, complete PCB schematic & layout, bill of materials, and measured performance of useful circuits. Circuit modifications that help to meet alternate design goals are also discussed.

#### **Design Resources**

| Design Arcl | nive |
|-------------|------|
| TINA-TI™    |      |
| OPA376      |      |

All Design files SPICE Simulator Product Folder

# **Circuit Description**

This design amplifies an ac signal, and shifts the output signal so that it is centered at one half the power supply voltage. Note that the input signal has zero dc offset so it swings above and below ground. The key benefit of this circuit is that it accepts signals which swing below ground even though the amplifier does not have a negative power supply.



Ask The Analog Experts WEBENCH® Design Center TI Designs – Precision Library





52

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

TINA-TI is a trademark of Texas Instruments WEBENCH is a registered trademark of Texas Instruments

1



## 1 Design Summary

The design requirements are as follows:

- Supply Voltage: 5 V
- Input: 480mVpp
- Output: 4.8Vpp

The design goals and performance are summarized in Table 1. Figure 1 depicts the measured transfer function of the design.

|                | Goal     | Calculated | Simulated | Measured |
|----------------|----------|------------|-----------|----------|
| fL             | 16Hz     | 16Hz       | 16Hz      | 16Hz     |
| f <sub>H</sub> | 500kHz   | 500kHz     | 500kHz    | 500kHz   |
| Total Noise    | 100µVrms | 74 µVrms   | 85 µVrms  | -na-     |

Table 1. Comparison of Design Goals, Simulation, and Measured Performance



Figure 1: Measured Transfer Function



# 2 Theory of Operation

Figure 2 shows the schematic of the inverting single supply ac coupled circuit. This TI Design does not cover the details of the non-inverting configuration, because the analysis is identical except that the input signal is applied to the non-inverting input. Nevertheless, measured results for the non-inverting case are provided in Appendix B.

As shown in Figure 2, the input swings below ground and the output is shifted so it is centered at 2.5V. The output is ideally suited for an A/D converter input. The  $R_2$ - $R_3$  voltage divider sets the dc average output voltage. Normally this is set to one half of the supply voltage so that a sinusoidal output can achieve the maximum peak to peak range

The input signal is ac coupled through capacitor C1. The gain of the circuit is set by Rf and R1. In this example the gain is 10V/V, but other gain values can be achieved by changing the ratio. The capacitor C2 is selected to minimize the noise introduced from the resistors R2 and R3. The bandwidth and transient operation of the circuit is determined by the input RC networks. Details on this will be covered in later sections.



Figure 2: Single Supply ac Coupled Amplifier

# 2.1 Voltage Gain

The flat band ac voltage gain for this circuit is calculated assuming that the input capacitor C1 is shorted. Note that this is an inverting amplifier, so any output signal will be 180° out of phase with the input.

$$G_{ac} = -\frac{R_F}{R_1} = -\frac{10k\Omega}{1k\Omega} = -10V/V$$
(1)

#### 2.2 Setting ac Response – Cutoff Frequencies

The input RC network and the voltage divider  $R_1C_1$  set the lower cutoff frequency for the circuit. Equation (2) gives the general relationship for the lower cutoff frequency. In this example the cutoff is set to 16Hz. For most applications it is desirable to set  $f_L$  as low as possible. Increasing  $R_1$  or  $C_1$  will decrease this frequency further, but this will also increase the transient startup for this circuit. Furthermore, choosing a large value for  $R_1$  will increase noise.

$$f_{L1} = \frac{1}{2\pi R_1 C_1} = \frac{1}{2\pi (1k\Omega)(10\mu F)} = 16Hz$$
(2)

The cutoff frequency of the  $R_2 R_3$  voltage divider has an impact on the circuit's noise. Ideally this cutoff frequency should be set as low as possible to minimize noise. From a noise perspective  $R_2$  and  $R_3$  are in parallel (see Equation (3)). In this example, the cutoff frequency is set to 6.4Hz (see Equation (4)). The effects this cutoff frequency has on the noise calculations are shown in Section 2.6.

$$R_{n_{div}} = \frac{R_2 R_3}{R_2 + R_4} = \frac{(4.99k\Omega)(4.99k\Omega)}{4.99k\Omega + 4.99k\Omega} = 2.495k\Omega$$
(3)

$$f_{div} = \frac{1}{2\pi R_{n_{div}}C_2} = \frac{1}{2\pi (2.495 k\Omega)(10 \mu F)} = 6.4 \text{Hz}$$
(4)

The amplifier's upper cutoff frequency is set by the amplifier noise gain and gain bandwidth of the amplifier. In this example, the upper cutoff frequency is 500kHz (see Equations (5) (6)).

$$G_{N} = \frac{R_{F}}{R_{1}} + 1 = \frac{10k\Omega}{1k\Omega} + 1 = 11$$
(5)

$$f_{\rm H} = \frac{GBW}{G_{\rm N}} = \frac{5.5MHz}{11} = 500 \text{kHz}$$
 (6)



# 2.3 Total Current Consumption

This circuit has three main sources of current: quiescent current, voltage divider current, and feedback network current. Note that in this example the feedback current is an ac peak current, so the total current is the maximum instantaneous current that this circuit draws from the supply.

OPA376 Data Sheet

$$I_Q = 950 \mu A \, dc \max \tag{7}$$

$$I_{DIV} = \frac{V_S}{R_2 + R_3} = \frac{5V}{4.99k\Omega + 4.99k\Omega} = 500\mu A dc$$
(8)

$$I_{\text{Out\_pk}} = \frac{V_{\text{OUT\_MAX}}}{R_{\text{F}} + R_{1}} = \frac{5V}{10k\Omega + 1k\Omega} = 450\mu\text{Apk ac}$$
(9)

Total Max  $I_{total} = I_Q + I_{DIV} + I_{Out_pk} = 950\mu A + 500\mu A + 450\mu Apk = 1.89m A$  (10) Instantaneous

#### 2.4 Transient Response

The capacitors C1 and C2 need to fully charge for the circuit to function properly. The definition of fully charged can vary depending on the accuracy required for the circuit. If we assume a 12 bit system the time required to fully charge the input capacitors is given below.

$$\tau_1 = R_1 C_1 = (1k\Omega)(10\mu F) = 0.01s$$
<sup>(11)</sup>

For 12 bit settling 
$$T_1 = \ln(2^N)\tau_1 = \ln(2^{12})(0.01s) = 0.083s$$
 (12)

$$\tau_2 = R_2 C_2 = (2.5 k\Omega)(10 \mu F) = 0.025 s$$
<sup>(13)</sup>

For 12 bit settling  $T_2 = \ln(2^N)\tau_1 = \ln(2^{12})(0.025s) = 0.208s$  (14)

# 2.5 Output Swing

Always keep in mind that the output cannot swing all the way to the power supply rails. Look at both the output swing limitation and the  $A_{OL}$  test condition to determine the linear output range. In this case, the amplifier can swing linearly to 50mV from the power supply rail.

| OPA376 Output Swing from Rail<br>RL=10kΩ over temperature     | 40mV From Rail                                            | (15) |
|---------------------------------------------------------------|-----------------------------------------------------------|------|
| OPA376 $A_{OL}$ Condition<br>RL=10k $\Omega$ over temperature | $50 \text{mV} < \text{V}_0 < (\text{V} +) - 50 \text{mV}$ | (16) |

#### 2.6 Total Noise

Factors affecting output noise:

- Current noise In this example current noise is not significant because CMOS devices do not have high current noise (i<sub>n</sub> = 2fA/rtHz). Also the impedances connected to the device are relatively low (in kilo-ohm range).
- Resistor noise from divider In this example the resistor noise from the divider will be negligible because it is mostly filtered out by C<sub>2</sub> (6.4Hz).



- 3. Flicker Noise (i.e. 1/f noise) In this example, the bandwidth is relatively high compared to the 1/f noise corner, so 1/f does not contribute significantly to the total rms noise.
- Resistor noise from Feedback Network This can be a significant source of noise. In this case the
  resistance of the feedback network was selected to minimize noise. Figure 3 displays a convenient
  way to translate resistor values to spectral density.

$$R_{eq} = \frac{R_f R_1}{R_2 + R_4} = \frac{(10k\Omega)(1k\Omega)}{10k\Omega + 1k\Omega} = 9.09k\Omega$$
(17)

$$e_{nr} = \sqrt{4kTR} = \sqrt{4(1.38 \cdot 10^{-23})(298K)(9.09k\Omega)} = 3.86 \text{ nV}/\sqrt{\text{Hz}}$$
(18)  
$$e_{n \text{ ona}} = 7.5 \text{ nV}/\sqrt{\text{Hz}}$$
(19)

$$\begin{array}{c} \mathsf{OPA376}\\ \mathsf{Data \ Sheet} \end{array} e_{n\_e}$$

$$e_{n_opa} = 7.5 \text{ nV}/\sqrt{\text{Hz}}$$
(19)  
$$e_{ntotal} = \sqrt{e_{nr}^2 + e_{n_opa}^2}$$
(20)

Total

Total

$$e_{\text{ntotal}} = \sqrt{(3.86 \,\text{nV}/\sqrt{\text{Hz}})^2 + (7.5 \,\text{nV}/\sqrt{\text{Hz}})^2} = 8.4 \,\text{nV}/\sqrt{\text{Hz}}$$
 (21)

$$E_{n_{out}_{RMS}} = e_{ntotal} \cdot \sqrt{BW_n} \cdot G_N$$
<sup>(22)</sup>

$$E_{n_{out_{RMS}}} = (8.4 \text{ nV} / \sqrt{\text{Hz}}) \cdot \sqrt{500 \text{kHz} \cdot 1.57} \cdot (10 \text{ V/V}) = 74.4 \mu \text{Vrms}$$
(23)





# **Noise Spectral Density vs. Resistance**

Figure 3: Resistor to Noise Spectral Density Curve



#### 3 Component Selection

#### 3.1 Amplifier

The OPA376 was selected for this design because it has relatively wide bandwidth, low noise, and a railto-rail output. Input offset voltage and other dc parameters are not critical in this application as it is ac coupled. This is a very general application and many different amplifiers are suitable for this application.

#### 3.2 Passive Components

This design uses 1% thin film resistors and X7R ceramic capacitors. Special low distortion capacitors are not required for C1 and C2 as the ac voltage across the capacitors is very low during normal operation (i.e. the capacitor is an effective short at these frequencies).

#### 4 Simulation

#### 4.1 Transfer Function

The simulated and measured response vs frequency is shown in Figure 4. As mentioned in Section 2.1, the lower cutoff frequency is set by input coupling capacitor C1 and input resistor R1. The upper cutoff frequency is set by the amplifier's gain bandwidth product. The simulation and measurement results for both the upper and lower cutoff frequencies match well.



Figure 4: Frequency response for OPA376 ac coupled amplifier



# 4.2 Transient – Startup

The simulation below shows the startup condition with the input source set to zero volts. Notice that the input voltage divider capacitor (Vdiv) is fully charged in about 150ms. Also, the input coupling capacitor C1 is charging. See Equation (14) for more detail.



Figure 5: Startup Transient Output Voltage and voltage divider output.

# 4.3 Transient – Steady State

The simulation below shows the steady state response for a 240mVpk 1kHz signal.



Figure 6: Steady State Transient to a 240mV 1kHz Input Signal



# 4.4 Noise

The noise spectral density is shown in Figure 7 and the total integrated noise is shown in Figure 8. The simulated results compare well to the hand calculations (see Equation (23)).



Figure 7: Output Noise Spectral Density Simulation



Figure 8: Output Total rms Noise Simulation



# 5 PCB Design

Note that this PCB includes both the inverting and non-inverting ac coupled amplifier. The PCB schematic and bill of materials can be found in Appendix A.

# 5.1 PCB Layout

Normal PCB layout precautions were in this layout (i.e. short traces, solid ground connections, minimized vias, close decoupling capacitors).



Figure 9: PCB Layout (Top - Red, Bottom - Blue)



# 6 Verification & Measured Performance

#### 6.1 Transfer Function

The measured and simulated ac transfer functions are compared to each other in Section 4.1. The measured results compare well with the simulations.

### 6.2 Transient – Steady State

Figure 10 shows the steady state response to a 1kHz, 240mVpk sinusoidal waveform. The input signal multiplies by the gain produces output of 2.4Vpk signal on an 2.5V dc voltage. Thus, the output signal ranges from 0.1V to 4.9V. Section 2.5 explains that the output swing is linear to within 50mV of either supply rail, so the output is linear.



Figure 10: Transient Response to a 1kHz, 240mVpk input signal



# 7 Modifications

Depending on your design goal you may choose different values.

|                                | 7                            |                                                                                                              |
|--------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------|
| Design Goal                    | Modification                 | Trade off                                                                                                    |
| Minimal Noise                  | Choose low noise amplifier   | Lower noise amplifier costs more                                                                             |
|                                | Reduce feedback resistances  | Lower feedback resistors draw more current.                                                                  |
|                                |                              | Lower feedback resistors will require larger<br>input capacitance to achieve same lower<br>cutoff frequency. |
| Lower low cutoff frequency     | Increase R1 x C1             | This will increase transient start up time.                                                                  |
| Upper cutoff<br>frequency      | Increase gain bandwidth      | Wider bandwidth devices normally draw more current.                                                          |
|                                |                              | Wider bandwidth designs result in higher total integrated noise                                              |
| Non-inverting<br>Configuration | Use the circuit in Figure 11 | The input impedance for the two configurations is different.                                                 |
|                                |                              | Zin(inverting) = R1                                                                                          |
|                                |                              | Zin(non-inverting) =R3    R4                                                                                 |
|                                |                              | The inverting configuration has a 180deg phase shift.                                                        |





Figure 11: Non-inverting configuration ac coupled single supply amplifier



### 8 About the Author

Arthur Kay is an applications engineering manager at TI where he specializes in the support of amplifiers, references, and mixed signal devices. Arthur focuses a good deal on industrial applications such as bridge sensor signal conditioning. Arthur has published a book and an article series on amplifier noise. Arthur received his M.S.E.E. from Georgia Institute of Technology, and B.S.E.E. from Cleveland State University.



# Appendix A.

# A.1 Electrical Schematic



Figure A-1: Electrical Schematic



# A.2 Bill of Materials

| Otv | Designator  | Description                    | Manufacture       | Part Number       | Supplier Part<br>Number |
|-----|-------------|--------------------------------|-------------------|-------------------|-------------------------|
| ~,  | 2 00.8.1000 |                                |                   |                   |                         |
|     |             | CAP, CERM, 10 μF, 25 V, +/-    |                   |                   |                         |
| 3   | C1, C3, C6  | 10%, X7R, 1210                 | AVX Corporation   | 12103C106KAT2A    | 478-5728-1-ND           |
|     |             | CAP, CERM, 0.1 μF, 25 V, +/-   |                   |                   |                         |
| 3   | C2, C5, C7  | 10%, X5R, 0603                 | AVX Corporation   | 06033D104KAT2A    | 478-1244-1-ND           |
|     |             | CAP, TA, 10 μF, 50 V, +/- 10%, |                   |                   |                         |
| 1   | C4          | 0.8 ohm, SMD                   | Vishay Sprague    | 293D106X9050E2TE3 | 718-1022-1-ND           |
|     |             | CONN BNC JACK R/A 50 OHM       |                   |                   |                         |
| 1   | J1, J2      | РСВ                            | TE Connectivity   | 1-1634612-0       | A97555-ND               |
|     |             | JACK NON-INSULATED             | Keystone          |                   |                         |
| 1   | J3, J4      | .218",Banana Jack              | Electronics       | 575-4             | 575-4K-ND               |
|     |             | SHUNT LP W/HANDLE 2 POS        |                   |                   |                         |
| 2   | JMP1, JMP2  | 30AU                           | TE Connectivity   | JUMP3             | A26242-ND               |
|     |             | CONN HEADER 50POS .100"        |                   |                   |                         |
| 2   | JMP1, JMP2  | SGL GOLD                       | Samtec Inc        | JUMP3             | SAM1029-50-ND           |
|     |             | RES SMD 1.13K OHM 1% 1/8W      |                   |                   |                         |
| 1   | R1          | 0805                           | Vishay Dale       | CRCW08051K13FKEA  | 541-1.13KCCT-ND         |
|     | 5.2         | RES SMD 10.2K OHM 1% 1/8W      |                   |                   |                         |
| 1   | R2          | 0805                           | Vishay Dale       | CRCW080510K2FKEA  | 541-10.2KCCT-ND         |
| -   | R3, R4, R6, |                                | Mahay Dala        |                   |                         |
| 5   | R7, R8      | RES, 10.0 K, 1%, 0.125 W, 0805 | Visnay Dale       | CRCW080510K0FKEA  | 541-10.0KCCT-ND         |
| 1   | R5          | RES, 1.00 k, 1%, 0.125 W, 0805 | Vishay Dale       | CRCW08051K00FKEA  | 541-1.00KCCT-ND         |
| 2   | R9, R10     | RES, 49.9, 1%, 0.125 W, 0805   | Vishay Dale       | CRCW080549R9FKEA  | 541-49.9CCT-ND          |
|     | TP1, TP2,   |                                | Keystone          |                   |                         |
| 3   | TP3         | Test Point, TH, Compact, Red   | Electronics       | 5005              | 5005K-ND                |
|     | TP4, TP5,   |                                | Keystone          |                   |                         |
| 3   | TP6         | Test Point, TH, Compact, Black | Electronics       | 5006              | 5006K-ND                |
|     |             | IC OPAMP GP 5.5MHZ RRO         |                   |                   |                         |
| 2   | U1, U2      | 8SOIC                          | Texas Instruments | OPA376AID         | 296-22190-5-ND          |
|     |             | STANDOFF HEX 4-40THR ALUM      | Keystone          |                   |                         |
| 4   |             | 1L"                            | Electronics       | 2205              | 2205K-ND                |
|     |             | MACHINE SCREW PAN              | B&F Fastener      |                   |                         |
| 4   |             | PHILLIPS 4-40                  | Supply            | PMSSS 440 0025 PH | H703-ND                 |



# Appendix B.





Figure 12: Measured Gain for Non-inverting Circuit



Figure 13: Measured Phase Shift for Non-inverting Circuit



# B.2 Measured Results for Non-inverting Circuit



Figure 14: Non inverting transient response

#### **IMPORTANT NOTICE FOR TI REFERENCE DESIGNS**

Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Buyers") who are developing systems that incorporate TI semiconductor products (also referred to herein as "components"). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer's systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. **TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.** TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED "AS IS". TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER'S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer's safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have **not** been so designated is solely at Buyer's risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated