Design Features

- 50-Ω input, analog front-end with input signal bandwidth of 2 GHz.
- System ENOB of 6 to 8 bits is achieved with this signal chain.
- Supports a maximum input signal of ± 3V, with user-selectable options for input AC or DC coupling.
- DC-offset correction feature available in DC-coupled input mode.
- Three input-amplitude voltage adjustment settings provided by the front-end τ-attenuator: 1:1, 2:1, and 5:1.
- Low noise, high-performance fully-differential amplifier (LMH5401) used for single-ended to differential conversion.
- High performance digitally-controlled variable-gain amplifier (LMH6401) programmable from 26dB to -6dB gain in 1-dB steps to maintain full-scale input at the ADC.
- 12-bit ADC12J4000 operating at 4GSPS for sampling input signals.
- Design supports +5 V supply using wall-mount power adapter or +12 V using internal FMC connection.

Featured Applications

- Digital Oscilloscopes
- Time Domain Reflectometers
- High Speed Data Acquisition Capture Card

System Block Diagram

Design Description

This reference design is part of an analog front-end for 50Ω-input oscilloscope application. System designers can readily use this evaluation platform to process input signals from DC to 2 GHz in both frequency-domain and time-domain applications.

The first stage of the reference design is a three-step differential τ-attenuator relay circuit that adjusts the input voltage amplitude. The low-noise, wideband, fully-differential amplifier (FDA) LMH5401 follows the τ-attenuator circuit for single-ended to differential signal conversion. The LMH5401 output drives the digitally-controlled variable-gain amplifier (DVGA) LMH6401 for precise gain adjustment, which drives a fifth-order 2.2-GHz low-pass filter. An analog-to-digital converter (ADC12J4000) operating at 4-GSPS digitizes the filtered signal.

The design supports both AC and DC input coupling. For DC-coupled input, a potentiometer enables nulling the DC offset.

Design Resources

TIDA-00826 All Design files
TINA-TI™ SPICE Simulator
LMH5401 Product Folder
LMH6401 Product Folder
ADC12J4000 Product Folder
LMH6559 Product Folder

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

TINA-TI is a trademark of Texas Instruments
WEBENCH is a registered trademark of Texas Instruments
1 Key System Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Channels</td>
<td>1</td>
</tr>
<tr>
<td>Analog Bandwidth with 50-Ω inputs (fc =-3dB)</td>
<td>2 GHz</td>
</tr>
<tr>
<td>Maximum Sampling Rate</td>
<td>4 GSPS</td>
</tr>
<tr>
<td>Maximum Input voltage</td>
<td>± 3V</td>
</tr>
<tr>
<td>Maximum system voltage gain</td>
<td>23 dB</td>
</tr>
<tr>
<td>Calculated Rise Time (10% to 90%)</td>
<td>175 ps</td>
</tr>
<tr>
<td>System SNR (LMH6401 Av = 6dB)</td>
<td>48 dB</td>
</tr>
<tr>
<td>System ENOB (LMH6401 Av = 6dB)</td>
<td>7.8 bits</td>
</tr>
</tbody>
</table>

2 System Description

Figure 1: Block Diagram of the 50-Ohm 2GHz Oscilloscope Front-end System

The reference design has the following components selected for high performance and reliable operation:

2.1 LMH5401
- A fully-differential amplifier for 50-Ω input single-ended to differential conversion.
- 6 GHz bandwidth when configured for single-ended to differential gain of 4V/V (12dB).
- Excellent linearity performance from DC to 2GHz.
- Low input-voltage noise (1.25 nV/√Hz) and current noise (3.5 pA/√Hz) make the LMH5401 an ideal candidate for first-stage amplifier.

2.2 LMH6401
- A digitally-controlled variable-gain amplifier (DVGA) driving the ADC in an automatic gain control (AGC) loop.
- Gain control is performed via an SPI interface, allowing a 32-dB gain range from -6dB to 26dB in 1-dB steps.
- The device achieves a 3-dB bandwidth of 4.5GHz at 26-dB gain
- Excellent linearity performance from DC to 2GHz.
- An output common-mode control (VOCM) is provided in the device which allows the output common-mode (CM) voltage to match the ADC’s optimum input common-mode voltage.
2.3 **ADC12J4000**

- 12-bit interleaved analog-to-digital converter (ADC) operating at 4GSPS.
- Excellent noise and linearity up to and beyond $\text{fin} = 3\text{GHz}$.
- ENOB of 8.5 bits is sufficient for oscilloscope applications.
- The 95$\Omega$ differential input impedance with 1pF capacitance from each input to ground is ideal for a 100-$\Omega$ differential source and for a matched low-pass filter between the DVGA and the ADC.

2.4 **LMH6559**

- Provides a high-impedance buffer to the potentiometer, which connects to the undriven input of the LMH5401 in DC-coupled input mode.
- Provides the necessary DC-level shift on the undriven LMH5401 input to match the DC level of the input signal.
- Operated on a +5V and -3V supply, the LMH6559 can easily adjust the undriven FDA input from +4V to -2V.

2.5 **OPA376**

- Used in an integrator servo-loop configuration by comparing the average input common mode voltage at the ADC input pins $\frac{(\text{VIN}^+) + (\text{VIN}^-)}{2}$ with the VCMO pin of the ADC, and applying the integrator output to the LMH6401 output common mode control (VOCM) pin.

2.6 **TRF3765**

- The TRF3765 is a wideband Integer-N/Fractional-N PLL with Integrated VCO that generates the 4GHz input clock to the ADC12J4000 using a 100MHz crystal oscillator.
- Low phase noise of -128dBc/Hz with 1MHz offset at VCO frequency of 4GHz makes it an ideal clock source to the ADC12J4000.

2.7 **LMK04828**

- The LMK04828 generates the SYSREF and DEVCLK signals to the ADC and the Virtex FPGA to properly synchronize the JESD204 digital outputs from the ADC.
3 System Block Diagram

Figure 2: Complete System Block Diagram
4 Theory of Operation

4.1 π- Attenuator Relay Circuit Operation

Figure 3 shows the differential π-attenuator relay circuit cascaded to the LMH5401. The π-attenuator relay circuit provides the input voltage amplitude adjustment to prevent the saturation of analog front-end for large signal swings. The relay circuit has three attenuator settings: 1:1 (or 0-dB), 2:1 (or 6-dB) and 5:1 (or 14-dB). The relays switching between the π-attenuator settings are Teledyne dual-pole dual-throw (DPDT) RF-180 relays.

The differential π-attenuator relay circuit can be viewed as two single-ended π-attenuator circuits with matched ($Z_0 = 50$-$\Omega$) source and load impedance. In a single-ended π-attenuator circuit, the two shunt arm resistors ($R_P$) have equal values in a matched-impedance configuration. Please refer to the below equations to calculate, for a given attenuation setting ($A_T$), the series ($R_S$) and shunt resistors ($R_P$) of the single-ended π-attenuator circuit. The attenuation setting ($A_T$) is expressed in V/V. See the appendix for the derivation of these equations.

**Equation 1**

$$R_P = Z_0 \times \left( \frac{1 + A_T}{1 - A_T} \right)$$

**Equation 2**

$$R_S = \frac{Z_0 R_P}{(Z_0 + R_P)} \times \left( \frac{1 - A_T}{A_T} \right)$$
4.2 Input Coupling Options
The design supports 50-Ω input AC and DC coupling options.

4.3 Single-to-Differential Conversion
The LMH5401 fully-differential amplifier (FDA) follows the differential π-attenuator relay circuit for single-ended to differential signal conversion. This device offers the best wideband performance from DC to 2-GHz. The single-ended to differential signal conversion is done by including the π-attenuator relay circuit into the conversion loop to maintain symmetry across the LMH5401 inputs, as shown in Figure 4. The LMH5401 device datasheet contains the equations to calculate the feedback (R_F), gain (R_G), and termination (R_T) resistors of the LMH5401 for the single-ended to differential conversion.

4.4 Variable-gain Amplifier Circuit
The LMH6401 digitally-controlled variable-gain amplifier (DVGA) stage follows the FDA to provide fine voltage-level adjustments before the ADC. The LMH6401 works in an automatic gain control (AGC) loop in 1-dB steps to maintain a full-scale input to the ADC.

4.5 Filter Interface
A 2.2-GHz low-pass filter is implemented between the LMH6401 and ADC. This filter limits the out-of-band noise and harmonics from the first Nyquist zone. The filter has a fifth-order Chebyshev filter topology, which provides high stop-band attenuation with some pass-band ripple, reasonable phase response, and tolerance of component variations. The filter has an input and output impedance of approximately 100 Ω.

4.6 ADC Configuration
The selected ADC sample rate ensures that the entire signal bandwidth is within one Nyquist zone. This means that the sample rate must be within 0 to Fs/2, or Fs/2 to Fs, or Fs to 3Fs/2, and so forth. Since the targeted signal bandwidth for this design is DC to 2GHz, the ADC sample rate is 4GSPS. The ADC was in the NCO-bypass mode for all the experimental results shown below. The 4GHz clock to the ADC is derived from a 100MHz crystal oscillator using a TRF3765 PLL.

4.7 Calculation of the System Dynamic Range and Full-scale Input Range
As shown in Figure 2, the differential π-attenuator circuit works along with the LMH6401 to provide near continuous gain variability in the oscilloscope front-end. The front-end differential π-attenuator circuit provides three settings of coarse attenuation control with maximum attenuation of 0.2 V/V (or 14-dB). The LMH6401 provides fine 1-dB gain adjustment from 26 dB to -6 dB, thus having a 32-dB dynamic range.

The overall system dynamic range can be calculated by summing the maximum attenuation setting available in the differential π-attenuator circuit with the LMH6401 dynamic range.

Equation 3

\[ \text{Dynamic Range}_{\text{System}} = \text{Pi \_ Attenuator}^{\text{Max}} + \text{Dynamic Range}_{\text{LMH6401}} = 46 \text{ dB} \]

The full scale (FS) input range of the oscilloscope front-end is determined by the minimum and maximum FS input that is applied to the system while maintaining a FS input at the ADC. The minimum system FS input is determined by the input signal level that is amplified by the maximum system gain in-order to maintain a FS signal at the ADC. The ADC12J4000 has a nominal FS input of 725 mVpp from the datasheet and the maximum system voltage gain achieved at the ADC input is close to 23.2dB. Thus, the minimum system FS input achieved is 50 mVpp as shown below:

Equation 4

\[ \text{Min. Oscilloscope FS Input} = \frac{0.725}{10^{(23.2/20)}} = 50 \text{ mVpp} \]
The maximum FS input at the oscilloscope front-end can be determined by the input signal required to maintain the ADC full-scale for the maximum system attenuation. From the maximum system gain and dynamic range, we can determine the maximum system attenuation (= 23.2 – 46) as - 22.8-dB which corresponds to a maximum FS input swing of 10Vpp. However, applying a 10Vpp signal with 14-dB (0.2 V/V) of maximum attenuation in the π-attenuator stage would saturate the LMH5401 in the single-ended to differential configuration. To prevent the saturation of LMH5401, the input signal has been restricted to ±3V or 6Vpp which is also the maximum oscilloscope FS Input.

Equation 5

\[ \text{Max. Oscilloscope FS Input} = 6 \text{ Vpp} \]

The oscilloscope front-end can accommodate higher maximum FS input levels by adding more attenuation in the π-attenuator circuit. For example, to achieve maximum oscilloscope FS input of 10 Vpp, an attenuation of 20dB (0.1V/V) should be added in the π-attenuator stage.

Oscilloscopes typically have eight vertical divisions on the screen which translates to 6.25mV/DIV and 750mV/DIV for the minimum and maximum full-scale inputs, respectively.

Based on the minimum and maximum oscilloscope full scale input values, it is possible to establish the optimum SNR performance for a particular attenuator setting. Figure 5 shows a plot of the measured SNR performance versus scope FS input for the different π-attenuator settings. In the plot, each data point of a given π-attenuator curve represents an LMH6401 gain setting, with the minimum (maximum) SNR achieved for the highest (lowest) LMH6401 gain setting of 26-dB (-6 dB) and the data points increment in 2-dB gain steps of LMH6401.

Figure 5: Plot of measured SNR vs Scope Full Scale Input (Vpp) across attenuation settings

Typically, high-speed oscilloscopes with a 2-GHz bandwidth limit the SNR performance to ~35-dB at the highest gain setting. With 50 mVpp minimum full-scale input at the oscilloscope front-end, this translates to a 1mVpp noise on the oscilloscope screen, which is decent performance for 2-GHz oscilloscope front-ends. If 40-dB SNR performance is the limit, the LMH6401 device gain can be fixed to 20-dB gain (or LMH6401 Maximum Gain – 6dB). Judicious choice of the front-end π-attenuator stage and the LMH6401 gain setting can maintain the SNR performance above 40-dB for 100mVpp and beyond full-scale input levels. For example, to display 250mVpp on the screen, set the π-attenuator stage to the 2:1 attenuator setting and the LMH6401 to Av = 18dB in-order to achieve an SNR of 42-dB. By comparison, setting the π-attenuator stage to the 5:1 setting and LMH6401 to maximum gain of 26 dB achieves 35-dB SNR.
Figure 6: TINA-TI Simulation setup of DC-coupled 50-Ω input with the 5:1 Relay attenuator path enabled and the LMH6401 set to maximum voltage gain ($A_v$) = 26dB

Figure 6 shows the setup used in the TINA-TI simulator to simulate the 50-Ω input analog front-end in a DC-coupled configuration. In the TINA-TI simulator, the DPDT relay is modeled by two SPDT switches for the
differential relay attenuator circuit. The ADC12J4000 input impedance is modeled by a differential 95-Ω and 1-pF capacitor to GND on each input, as specified in the ADC12J4000 datasheet.

Figure 7: Simulated AC Small-signal Response at the ADC12J4000 input for 1:1, 2:1, and 5:1 attenuations with LMH6401 gain = $A_v(\text{max}) = 26\text{dB}$
6 Experimental Results

The below plots were generated using the TSW12J64EVM. Section 9 shows the test setup used for making the measurements.

**Test condition:** 1:1 Attenuator setting, LMH6401 Voltage gain (Av) = 6-dB

---

**Experimental Results**

The below plots were generated using the TSW12J64EVM. Section 9 shows the test setup used for making the measurements.
7 Getting Started Hardware

The TSW12J64EVM evaluation board implements the reference design. The schematic, layer prints and bill of materials for the TSW12J64EVM are available in the reference design folder. Figure 8 and Figure 9 below show the top and bottom view of the TSW12J64EVM board.

**Figure 8: Top View of the TSW12J64EVM**

**Figure 9: Bottom View of the TSW12J64EVM**
The TSW12J64EVM requires the following inputs:

1. +5V power supply from the wall-mount power adapter

2. Mini-USB connection to PC to program the LMH6401 (Variable Gain Amplifier), ADC12J4000 (ADC) and LMK04828 (JESD204 Clocking).

3. Push-button switches are provided for selecting the different π-Attenuator settings and input AC- or DC-coupling selection. LEDs indicate the status of π-Attenuator settings and input coupling selection.

   **WARNING:** Pressing two or more of the push-button switches simultaneously may put the relays in an unknown state.

4. In input DC-coupling mode, a potentiometer corrects the DC imbalance between the input signal and the undriven side of the differential π-Attenuator circuit.

5. The TSW12J64EVM GUI programs the LMH6401 gain.

6. TRF3765 provides the 4 GSPS device clock for the ADC12J4000.

7. LMK04828 provides the JESD204 signals for synchronizing the ADC digital output and the Virtex FPGA on the TSW14J56 data-capture board.

8. **Getting Started Firmware**

   1. Contact TI Support at [www.ti.com](http://www.ti.com) for the required TSW12J64EVM GUI software to program the TSW12J64EVM board.
   
   2. Extract files from the TSW12J64_GUI.zip file, run the setup.exe executable file, and then follow the setup instructions.
   
   3. Download the most recent version of the HSDC Pro software from [www.ti.com/tool/dataconverterpro-sw](http://www.ti.com/tool/dataconverterpro-sw). Follow the installation instructions to install the software.
   
   4. The TSW12J64EVM GUI software is similar to the ADC12J4000EVM GUI software except for an added tab to program the LMH6401 device gain. Hence, follow the steps for programming the ADC and Clock in the ADC12J4000EVM User’s guide [www.ti.com/tool/adc12j4000evm](http://www.ti.com/tool/adc12j4000evm).
9 Test Setup

Figure 11 shows the default bench setup for evaluating the reference design. A low-noise signal generator generates the required single-tone signal. A band-pass filter suppresses the signal-generator harmonics in the input signal. No additional clock sources are required for testing because the EVM has an onboard reference clock.

The TSW12J64VM connects to the TSW14J56EVM data-capture platform via an FMC connector and uploads data to a computer that is running the High Speed Data Converter Pro Software, which analyzes the data.

NOTE: The HSDC Pro software must be installed before connecting the TSW14J56EVM to the PC for the first time.

9.1 AC-coupled Input Configuration

The TSW12J64EVM can be setup for AC-coupled input by clicking the AC push-button switch shown in Figure 10. The rest of the test setup is as shown in Figure 11.
9.2 DC-coupled Input Configuration

Set up the TSW12J64EVM for DC-coupled input by clicking the DC push-button switch shown in Figure 10. Adjust the potentiometer connected to the un-driven side of the differential π-attenuator to match the DC voltage of the input signal. This adjustment is required to maintain the ADC input common-mode DC offset to < 0.1V.

Another scenario that requires the adjustment of ADC common-mode DC offset using the potentiometer is while using an RF source for evaluating the TSW12J64EVM in DC-coupled input configuration. Low-noise RF sources are usually AC coupled (limited to 9 kHz operation). Connecting an AC-coupled RF source on one input of the differential π-attenuator with a DC-coupled path on the other input will generally create a DC offset at the ADC input. Again, DC-offset correction with the potentiometer is required to maintain < 0.1V DC offset at the ADC inputs.

In an actual application, a servo-loop will generally create this DC adjustment by sensing the DC offset on the ADC inputs and applying an appropriate DC correction on the undriven input side of π-attenuator circuit.

Figure 12: Potentiometer adjustment in DC-coupled Input Configuration
10 Appendix

10.1 Calculation of the π-Attenuator resistor values $R_s$ and $R_p$

![π-Attenuator Circuit](image)

Figure 13: Single-ended π-Attenuator Circuit

From the circuit we know that,

**Equation 6**

$$A_T = \frac{V_x}{V_o} = \frac{R_p||Z_o}{(R_p||Z_o) + R_s}$$

We can solve for the attenuation value $A_T$ by solving the voltage divider between $V_x$ and $V_o$.

The equivalent resistive network presented to the source must equal $Z_o$

**Equation 7**

$$R_p||\{R_s + (R_p||Z_o)\} = Z_o$$

We can then Equation 6 for $R_s$ as below,

$$A_T = \frac{R_p||Z_o}{(R_p||Z_o) + R_s}$$

$$A_T(R_p||Z_o + R_s) = R_p||Z_o$$

$$A_T(R_p||Z_o) + A_TR_s = R_p||Z_o$$

Divide both sides by $R_p||Z_o$ to give,

$$A_T = \frac{A_TR_s}{R_p||Z_o} + 1$$

$$\frac{A_TR_s}{R_p||Z_o} = 1 - A_T$$

$$A_TR_s = (R_p||Z_o)(1 - A_T)$$

We then yield Equation 8 by solving for $R_s$

**Equation 8**

$$R_s = (R_p||Z_o)\left(\frac{1 - A_T}{A_T}\right)$$

Now substitute Equation 8 into Equation 7,
\[ R_P || \left( R_P || Z_O \right) \left( \frac{1 - A_T}{A_T} \right) + \left( R_P || Z_O \right) = Z_O \]

\[ R_P || \left( R_P || Z_O \right) \left( \frac{1 - A_T}{A_T} + 1 \right) = Z_O \]

\[ R_P || \left( R_P || Z_O \right) \left( \frac{1 - A_T}{A_T} + 1 \right) = Z_O \]

Expanding the main parallel combination,

\[ \frac{1}{R_P} + \frac{1}{\frac{R_P || Z_O}{A_T}} = Z_O \]

Expanding the parallel combination of \( R_P \) and \( Z_O \),

\[ 1 = \frac{Z_O}{R_P} + \frac{Z_O}{\frac{R_P || Z_O}{A_T}} \]

\[ 1 = \frac{Z_O}{R_P} + \frac{R_P + Z_O}{R_P} A_T \]

\[ R_P = Z_O + A_T R_P + A_T Z_O \]

\[ R_P - A_T R_P = Z_O + A_T Z_O \]

\[ R_P (1 - A_T) = Z_O (1 + A_T) \]

Solving for \( R_P \) yields Equation 9,

**Equation 9**

\[ R_P = Z_O \left( \frac{1 + A_T}{1 - A_T} \right) \]
11 Board Schematics

The schematic for the TSW12J64EVM board is available at TIDA-00826.

12 Layer Prints

The layer prints for the TSW12J64EVM board are available at TIDA-00826.

13 BOM

The bill of materials (BOM) for the TSW12J64EVM board is available at TIDA-00826.

14 Gerber Files

The Gerber files for the TSW12J64EVM board are available at TIDA-00826.

15 About the Author

Rohit Bhat has been an applications engineer with Texas Instruments since 2012. Rohit has been supporting TI’s high-speed amplifiers in applications requiring high-speed analog signal processing which includes, but is not limited to, video, test and measurement, and communications.

References:

LMH5401 datasheet
LMH6401 datasheet
ADC12J4000 datasheet
LMH6559 datasheet
LMH6518 datasheet
Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Buyers") who are developing systems that incorporate TI semiconductor products (also referred to herein as "components"). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. **TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. **TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. **HOWEREVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI reference designs are provided "AS IS". TI makes no warranties or representations with regard to the reference designs or use of the reference designs, express, implied or statutory, including accuracy or completeness. TI disclaims any warranty of title and any implied warranties of merchantability, fitness for a particular purpose, quiet enjoyment, quiet possession, and non-infringement of any third party intellectual property rights with regard to TI reference designs or use thereof. TI shall not be liable for and shall not defend or indemnify buyers against any third party infringement claim that relates to or is based on a combination of components provided in a TI reference design. In no event shall TI be liable for any actual, special, incidental, consequential or indirect damages, however caused, on any theory of liability and whether or not TI has been advised of the possibility of such damages, arising in any way out of TI reference designs or buyer’s use of TI reference designs.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.