TI Designs
Isolated GaN Driver

TI Designs
This reference design consists of a reinforced dual channel digital isolator, a GaN gate driver, and isolated power supplies. This compact reference design is intended to control GaN in power supplies, DC-to-DC converters, synchronous rectification, solar inverters, and motor control. An open-loop push-pull topology based power supply for gate drivers provides flexibility in PCB routing. The push-pull transformer driver used in the TIDA-00785 operates at 300 kHz, which helps in reducing the size of the isolation transformer, leading to a compact power supply solution.

Design Resources

<table>
<thead>
<tr>
<th>Design Folder</th>
<th>Product Folder</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIDA-00785</td>
<td>ISO7821F</td>
</tr>
<tr>
<td>SN6501</td>
<td>UCC27611</td>
</tr>
</tbody>
</table>

Design Features

- Suited for Low-Voltage GaN Drives (300 to 450 V)
- Rail-to-Rail Peak Current Drive Capability With 4-A Source and 6-A Current Suits Driving GaN Modules
- 5000-V_{RMS} Isolation for 1 Minute per UL 1577
- Industry Leading Common-Mode Transient Immunity (CMTI): ±100 kV/µs (Min)
- Spread Spectrum Operation of Transformer Driver Helps Reduce Emissions
- PWM Signals of Gate Drivers Can be Directly Interfaced to a Controller (3.3-V Operation)

Featured Applications

- Switch-Mode Power Supplies (SMPS)
- Uninterruptible Power Supplies (UPS)
- DC-to-DC Converters
- Synchronous Rectification
- Solar Inverters
- Motor Control
- Envelope Tracking Power Supplies

All trademarks are the property of their respective owners.
1 Key System Specifications

Table 1. Key System Specifications

<table>
<thead>
<tr>
<th>FEATURE</th>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>GaN drive</td>
<td>Voltage</td>
<td>4- to 18-V single supply range</td>
</tr>
<tr>
<td></td>
<td>Current</td>
<td>4-A peak source and 6-A peak sink</td>
</tr>
<tr>
<td></td>
<td>Output power</td>
<td>1 W/GaN</td>
</tr>
<tr>
<td>Isolation</td>
<td>CMTI</td>
<td>100 kV/μs</td>
</tr>
<tr>
<td></td>
<td>Isolation</td>
<td>5000 V_{RMS} for 1 minute</td>
</tr>
<tr>
<td></td>
<td>Working voltage</td>
<td>1500 V_{RMS}</td>
</tr>
<tr>
<td>Interface</td>
<td>Voltage</td>
<td>5.0 V</td>
</tr>
<tr>
<td></td>
<td>Input signals</td>
<td>PWM</td>
</tr>
<tr>
<td>System and drive</td>
<td>Drive input voltage (GaN)</td>
<td>Up to 300-V AC</td>
</tr>
<tr>
<td>specifications</td>
<td>Power supply input voltage</td>
<td>5 V ± 5%</td>
</tr>
</tbody>
</table>
2 System Description

GaN drivers are an inherent part of any power supply, high power inverters system, or motor control system. Isolation is required in these systems for the following purposes:

- Meeting safety requirements (Standards provided in ISO61800-5-1). The output power stage of the drive can have dangerously high voltages. Isolation is used to electrically separate the low-voltage operator side from the high-voltage drive stage.
- Driving the top switch of an inverter half bridge. In order to drive the top switch of an inverter half bridge, the applied gate voltage has to be with respect to the half bridge phase terminal. This point is floating, meaning the phase it switches between the DC bus voltage and ground.
- Managing voltage level translation. The MCU generates a PWM signal at low-voltage levels, such as 3.3 or 5 V. The gate controls required by the GaNs are in the range of 4 to 18 V, and need high current capability to drive the large capacitive loads offered by those power transistors.
- Avoiding high current ground loops. High current ground loops can be localized in the isolated ground plane, which protects the primary side sensitive electronics from ground bounce and switching noise. This increases the EMI/EMC performance by reducing the ground loop area.

2.1 System Block Diagram

The following system block diagram is a full bridge configuration for motor control using four sets of eGaN FET drivers.

![System Block Diagram](image-url)

**Figure 1. TIDA-00785 System Block Diagram**
2.2 Functionality

This TI Design uses the SN6501 push-pull transformer driver to generate the isolated power supply for the UCC27611 GaN driver. The ISO7821F is used as a digital isolator for signals from a microcontroller to the GaN driver.

The reference design offers the following key benefits:

- High electromagnetic immunity and low missions at low power consumption while isolating CMOS or LVCMOS digital I/Os
- Small size of magnetics due to high switching speed (300 kHz) of the SN6501 transformer driver
- Drive voltage is precisely controlled to 5 V by internal regulator of the UCC27611
- Asymmetrical rail-to-rail peak current drive capability with 4-A source and 6-A sink of the UCC27611
- Turn-on and turn-off time optimization depending on GaN FET, allowed by split output configuration of the UCC27611
- Low EMI due to spread spectrum clocking of the push-pull transformer driver
- Distributed power supply architecture leading to flexibility in PCB routing

Various parameters of the design are tested and documented, like load and line regulation, efficiency of power supply, digital signal isolation, and GaN driver functionality.
The TIDA-00785 board consists of two main circuit blocks: the isolated GaN driver (ISO7821F+UCC27611) and the isolated power supply (SN6501 and transformer) for the GaN drive. The primary side of the gate driver is powered from a 5-V power supply and the secondary side (high voltage) is powered from a 5-V isolated power supply. The 5-V isolated supply is derived from a 5-V input rail with the help of a push-pull converter and LDO of the UCC27611. The converter uses the SN6501 push-pull transformer driver to drive a center-tapped transformer to generate the isolated power supply rail.

A full bridge circuit has four GaN switches; therefore, the GaN drive section needs to use four sets of the board. An individual gate drive and isolated power supply per switch helps achieve a distributed architecture, which increases the flexibility of design and PCB layout. The same design concept can be extended with six sets of boards for a three-phase circuit design.

Each board controls input PWM signals. An input signal along with a power supply can be connected to a 3-pin header. The input power supply can be connected to 2-pin header as well. The LDO in the UCC27611 is used to generate the 5-V rail from the 5-V input rail for the primary side of the isolated gate drivers.

---

**Figure 2. Isolated GaN Driver Block Diagram**

The isolated GaN driver (ISO7821F+UCC27611) and the isolated power supply (SN6501 and transformer) for the GaN drive. The primary side of the gate driver is powered from a 5-V power supply and the secondary side (high voltage) is powered from a 5-V isolated power supply. The 5-V isolated supply is derived from a 5-V input rail with the help of a push-pull converter and LDO of the UCC27611. The converter uses the SN6501 push-pull transformer driver to drive a center-tapped transformer to generate the isolated power supply rail.
3.1 Highlighted Products

The TIDA-00785 reference design features the following devices from Texas Instruments:

- **SN6501**
  - A monolithic oscillator and power driver
  - Specifically designed for small form factor
  - Low-noise, low-EMI push-pull transformer driver
  - Operates at an input range of 3.3 V at 150 mA to 5.5 V at 350 mA
  - Switches at 300 kHz, on-chip integrated ground-referenced N-channel power switches
  - –40°C to 125°C operating temperature range
  - Extremely small 5-pin SOT23 package

- **ISO7821F**
  - A high-performance, dual channel digital isolator with 8000-V$_{pk}$ isolation voltage
  - High electromagnetic immunity, low emissions at low power consumption
  - Operates at an input range of 2.25- to 5.5-V input
  - Has low power consumption of 1.8 mA typically per channel at 1 Mbps, supports up to 100 Mbps
  - –55°C to 125°C operating temperature range
  - Available in both 16-pin SOIC wide-body (DW) and extra-wide body (DWW) packages

- **UCC27611**
  - With internal LDO, is a single-channel, high-speed, gate driver optimized for a 5-V drive
  - Specifically addressing enhancement mode GaN FETs (eGaNFETs)
  - $V_{REF}$ is precisely controlled by internal linear regulator to 5 V
  - Asymmetrical rail-to-rail peak current drive capability with 4-A source and 6-A sink
  - Split output configuration for individual turnon and turnoff time optimization
  - Fast rise and fall times (9-ns and 5-ns typical)
  - Fast propagation delay (14-ns typical)
  - Operates at a single supply range VDD of 4 to 18 V
  - –40°C to 140°C operating temperature range
  - Offered in a small 2-mm×2-mm SON-6 package (DRV) with exposed thermal and ground pad that improves the package power-handling capability

For more information on each of these devices, see their respective product folders at www.ti.com or click on the links for the product folders under Design Resources.
4 System Design Theory

Push-pull converters use center-tapped transformers to transfer power from the primary side to the secondary side. Figure 3 explains how the push-pull converter functions.

![Figure 3. Push-Pull Converter Theory of Operation](image)

When $Q_1$ conducts, current is sourced from $V_{IN}$ into ground through the lower half of the primary of the transformer. This creates a negative potential at the lower half of the primary, winding with respect to the primary center tap. In order to maintain the previously established current through $Q_2$, which has now been opened, the upper half of the primary turns positive with respect to the center tap of the primary. This voltage is now transferred to the secondary of the transformer according to the dot convention and the turns ratio of the transformer. $CR_1$ is now forward biased and $CR_2$ is reverse biased; this in turn causes a current to flow through the upper half of the secondary, passing through $CR_1$ into $C$ charging the capacitor and back into the secondary center tap.

Similarly, when $Q_2$ conducts voltage, polarities at the primary and secondary reverses. Now $CR_1$ is reverse biased and $CR_2$ is forward biased, which causes a current to flow from the bottom half of the secondary through $CR_2$ into $C$ charging the output capacitor and back into the center tap of the transformer. $Q_1$ and $Q_2$ switch alternatively with approximately 50% duty cycle to transfer power from primary to secondary of the transformer.

Before either switch is turned ON, there must be a short time period during which both transistors are high impedance. Known as break-before-make time, this short period is required to avoid shorting out both ends of the primary.

Another important aspect to take care in push-pull designs is the transformer core magnetization. Figure 4 shows the ideal magnetizing curve for a push-pull converter with $B$ as the magnetic flux density and $H$ as the magnetic field strength. When $Q_1$ conducts, the magnetic flux is pushed from $A$ to $A'$, and when $Q_2$ conducts, the flux is pulled back from $A'$ to $A$. The difference in flux and thus flux density is proportional to the product of the primary voltage, $V_P$, and the time, $t_{ON}$. They are applied to the primary: $B = V_P \times t_{ON}$.

The volt-seconds (V-t) product is important as it determines the core magnetization during each switching cycle. If the V-t products of both phases are not identical, an imbalance in flux density swings result in an offset from the origin of the B-H curve. If balance is not restored, the offset increases with each following cycle and the transformer slowly creeps towards the saturation region.

![Figure 4. Push-Pull Transformer Core Magnetization and Self-Regulation Through Positive Temperature Coefficient of $R_{DS(on)}$](image)
With SN6505 due to the positive temperature coefficient of a MOSFET’s on-resistance, the output FETs of the SN6501 has a self-correcting effect on V-t imbalance. In the case of a slightly longer on-time, the prolonged current flow through a FET gradually heats the transistor, which leads to an increase in $R_{DS(on)}$. The higher resistance then causes the drain-source voltage, $V_{DS}$, to rise. Because the voltage at the primary is the difference between the constant input voltage, $V_{IN}$, and the voltage drop across the MOSFET, $V_P = V_{IN} - V_{DS}$, $V_P$ is gradually reduced and V-t balance restored.

4.1 Design of Push-Pull Power Supply

This section describes how to design a push-pull power supply with the SN6501. The application circuit is shown in Figure 5. The power supply specifications are given in Table 2.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
<td>5 V ± 5%</td>
</tr>
<tr>
<td>$V_{OUT}$</td>
<td>5 V</td>
</tr>
<tr>
<td>$P_{OUT}$</td>
<td>1 W</td>
</tr>
</tbody>
</table>

The design requires at least the following external discrete components: a transformer, rectifier diodes, and input and output bulk capacitors.

Figure 5. Isolated Power Supply Based on Push-Pull Topology
4.1.1 Rectifier Diode Selection

To increase the efficiency of the push-pull forward converter, the forward voltage drop of the secondary side rectifier diodes should be as small as possible. Also, as the SN6501 is a high frequency switching converter, the diode must possess a short recovery time. Schottky diodes are selected as they meet the requirements of low forward voltage drop and fast recovery time. The diode must also withstand a reverse voltage of twice the output voltage.

A good choice for low-voltage applications and ambient temperatures of up to 85°C is the low-cost Schottky rectifier MBR0520L with a typical forward voltage of 275 mV at a 100-mA forward current. For higher output voltages such as ±10 V and above, the MBR0530 provides a higher DC blocking voltage of 30 V.

Figure 6. Diode Forward Characteristics for MBR0520L

4.1.2 Capacitor Selection

As with all high-speed CMOS ICs, the SN6501 requires a bypass capacitor in the range of 10 to 100 nF. The input bulk capacitor at the center tap of the primary supports large currents into the primary during the fast switching transients. For minimum ripple, make this capacitor 1 to 10 μF. In a two-layer PCB design with a dedicated ground plane, place this capacitor close to the primary center tap to minimize trace inductance. In a four-layer board design with low-inductance reference planes for ground and V_IN, place the capacitor at the supply entrance of the board. To ensure low-inductance paths, use two vias in parallel for each connection to a reference plane or to the primary center tap.

The bulk capacitor at the rectifier output evens out the output voltage. Set this capacitor 1 to 10 μF. The small capacitor at the regulator input is not necessarily required. However, good analog design practice suggests using a small value of 47 to 100 nF improves the regulator’s transient response and noise rejection.

The LDO output capacitor buffers the regulated output for the subsequent isolator and transceiver circuitry. The choice of output capacitor depends on the LDO stability requirements specified in the datasheet. However, in most cases, a low-ESR ceramic capacitor in the range of 4.7 to 10 μF will satisfy these requirements.
4.1.3 Transformer Selection

Table 3 lists the required specifications of the push-pull transformer. V-t products and turns ratio calculations are explained in the subsequent sections.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output power</td>
<td>1 W</td>
</tr>
<tr>
<td>Output voltage</td>
<td>5 V</td>
</tr>
<tr>
<td>Input voltage</td>
<td>5 V</td>
</tr>
<tr>
<td>Minimum operating frequency</td>
<td>300 kHz</td>
</tr>
<tr>
<td>Working voltage</td>
<td>1500-V DC</td>
</tr>
<tr>
<td>Minimum creepage distance</td>
<td>9.2 mm (as per IEC61800-5-1)</td>
</tr>
<tr>
<td>Minimum clearance distance</td>
<td>8 mm (as per IEC61800-5-1)</td>
</tr>
<tr>
<td>Insulation</td>
<td>Reinforced</td>
</tr>
<tr>
<td>Operating temperature range</td>
<td>–40°C to 125°C</td>
</tr>
</tbody>
</table>

4.1.3.1 V-t Product Calculation

To prevent a transformer from saturation, its V-t product must be greater than the maximum V-t product applied by the SN6501. The maximum voltage delivered by the SN6501 is the nominal converter input plus 10%. The maximum time this voltage is applied to the primary is half the period of the lowest frequency at the specified input voltage. Therefore, the transformer’s minimum V-t product is determined through Equation 1:

\[ V_{t_{\text{min}}} \geq V_{IN_{\text{max}}} \times \frac{T_{\text{max}}}{2} = \frac{V_{IN_{\text{max}}}}{2 \times f_{\text{min}}} \]  

Inserting the numeric values from the datasheet into Equation 1 yields the minimum V-t products of

\[ V_{t_{\text{min}}} \geq \frac{5.5 \text{ V}}{2 \times 300 \text{ kHz}} = 9.1 \text{ Vμs} \]  

for 5-V applications.

Common V-t values for low-power center-tapped transformers range from 22 to 150 Vμs with typical footprints of 10 mm x 12 mm. However, transformers specifically designed for PCMCIA applications provide as little as 11 Vμs and come with a significantly reduced footprint of 6 mm x 6 mm.

While Vt-wise all of these transformers can be driven by the SN6501, consider other important factors such as isolation voltage, transformer wattage, and turns ratio before making the final decision.
4.1.3.2 Turns Ratio Estimate

Assume the rectifier diodes and linear regulator have been selected. Also, the transformer chosen must have a $V_t$ product of at least 11 $\mu$s. However, before searching the manufacturer websites for a suitable transformer, the user still needs to know its minimum turns ratio that allows the push-pull converter to operate flawlessly over the specified current and temperature range. This minimum transformation ratio is expressed through the ratio of minimum secondary to minimum primary voltage multiplied by a correction factor that takes the transformer’s typical efficiency of 97% into account:

$$V_{P_{\min}} = V_{IN_{\min}} - V_{DS_{\max}}$$  \hspace{1cm} (2)

$V_{S_{\min}}$ must be large enough to allow for a maximum voltage drop, $V_{F_{\max}}$, across the rectifier diode and still provide sufficient input voltage for the regulator to remain in regulation. From the LDO criterion, this minimum input voltage is known and by adding $V_{F_{\max}}$ gives the minimum secondary voltage with:

$$V_{S_{\min}} = V_{F_{\max}} + V_{DO_{\max}} + V_{O_{\max}}$$  \hspace{1cm} (3)

Then calculating the available minimum primary voltage, $V_{P_{\min}}$, involves subtracting the maximum possible drain-to-source voltage of the SN6501, $V_{DS_{\max}}$, from the minimum converter input voltage $V_{IN_{\min}}$:

$$V_{P_{\min}} = V_{IN_{\min}} - V_{DS_{\max}}$$  \hspace{1cm} (4)

$V_{DS_{\max}}$, however, is the product of the maximum $R_{DS(on)}$ and ID values for a given supply specified in the SN6501 datasheet:

$$V_{DS_{\max}} = R_{DS_{\max}} \times I_{D_{\max}}$$  \hspace{1cm} (5)

Then inserting Equation 5 into Equation 4 yields:

$$V_{P_{\min}} = V_{IN_{\min}} - R_{DS_{\max}} \times I_{D_{\max}}$$  \hspace{1cm} (6)

Inserting Equation 6 and Equation 3 into Equation 2 provides the minimum turns ratio with:

$$n_{\min} = \frac{1.031 \times V_{F_{\max}} + V_{DO_{\max}} + V_{O_{\max}}}{V_{IN_{\min}} - R_{DS_{\max}} \times I_{D_{\max}}}$$  \hspace{1cm} (7)

For example, for a 5-V_in to 5-V_out converter using the rectifier diode MBR0520L and the 5-V LDO inside the UCC27611, the datasheet values taken for a load current of 50 mA are $V_{F_{\max}} = 0.2$ V, $V_{DO_{\max}} = 0.05$ V, and $V_{O_{\max}} = 5.075$ V.

Then assuming that the converter input voltage is taken from a 5.0-V controller supply with a maximum ±2% accuracy makes $V_{IN_{\min}} = 4.9$ V. Finally, the maximum values for drain-source resistance and drain current at 5.0 V are taken from the SN6501 datasheet with $R_{DS_{\max}} = 2 \Omega$ and $I_{D_{\max}} = 350$ mA.

Inserting the values above into Equation 7 yields a minimum turns ratio of:

$$n_{\min} = 1.031 \times \frac{0.2 \text{ V} + 0.05 \text{ V} + 5.075 \text{ V}}{4.9 \text{ V} - 2 \Omega \times 350 \text{ mA}} = 1.30$$
This TI Design uses a Würth Electronics transformer, 750313638. Table 4 provides the specifications of this transformer:

![Figure 8. Push-Pull Transformer - 750313638 (Würth Electronics)](image)

Table 4. Selected Transformer Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Turns ratio (6 – 4):(1 – 3)</td>
<td>1.3 : 1, ±2 %</td>
</tr>
<tr>
<td>DC resistance (1 – 3)</td>
<td>0.33 W max at 20ºC</td>
</tr>
<tr>
<td>DC resistance (6 – 4)</td>
<td>0.33 W max at 20ºC</td>
</tr>
<tr>
<td>Inductance (1 – 2)</td>
<td>340 µH min at 100 kHz, 10 mVAC</td>
</tr>
<tr>
<td>Dielectric (1 – 6)</td>
<td>500 0V RMS, 1 minute</td>
</tr>
<tr>
<td>Operating temperature range</td>
<td>-40ºC to 125ºC</td>
</tr>
<tr>
<td>Creepage distance (IEC61800-5-1)</td>
<td>9.2 mm</td>
</tr>
<tr>
<td>Clearance distance (IEC61800-5-1)</td>
<td>8 mm</td>
</tr>
<tr>
<td>Transformer dimensions</td>
<td>12.7 mm × 9.14 mm × 7.62 mm (see Figure 9)</td>
</tr>
</tbody>
</table>

![Figure 9. Transformer Dimensions in mm](image)

4.2 **Isolated GaN Driver Design**

Four gate drivers are required to drive the four power switches in full bridge configuration. The requirements for individual GaN drivers are listed in Table 5.

Table 5. GaN Driver Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Primary side input voltage</td>
<td>5.0 V ± 5 %</td>
</tr>
<tr>
<td>Secondary side input voltage</td>
<td>5.0 V ± 2 V</td>
</tr>
<tr>
<td>Gate drive source current capacity</td>
<td>4.0 A max</td>
</tr>
<tr>
<td>Gate drive sink current capacity</td>
<td>6.0 A max</td>
</tr>
<tr>
<td>Maximum output switching frequency</td>
<td>1MHz</td>
</tr>
<tr>
<td>Maximum secondary side output power</td>
<td>1 W</td>
</tr>
<tr>
<td>Maximum output power to gate</td>
<td>0.85 W</td>
</tr>
</tbody>
</table>
The ISO7821F and the UCC27611 are selected as the reinforced digital isolator and GaN driver, respectively; both devices fit all the requirements in Table 5. Figure 10 shows the implementation of the reinforced digital isolator ISO7821F along with the GaN driver UCC27611.

The steps for gate driver component selection are described in Section 4.2.1 and Section 4.2.2.

### 4.2.1 Power Supply Capacitors

The primary side of the ISO7821F is powered from a 5-V supply, which may also be used to power the microcontroller. This 5-V rail is filtered by multiple capacitors before connecting to the isolator power supply.

The secondary side of the ISO7821F is powered from a 5-V isolated supply rail, which is generated from the push-pull power stage and V\_REF\_output from the UCC27611 as described in section 4.1. A 1-\(\mu\)F bulk capacitor is suggested to connect next to VCC2 pin. The gate source current is drawn from this power pin and the 1-\(\mu\)F bulk capacitor provides this large transient current during the switching transient until power supply capacitors starts supplying the current. Also, a 0.22-\(\mu\)F high frequency noise decoupling capacitor is recommended on VCC2.

### 4.2.2 Gate Resistor Selection

Selecting a gate resistor selection is a very important part of designing the GaN driver. The value of the gate resistor affects the following parameters:

- GaN turn ON and turn OFF times
- Switching losses
- \(dv/dt\) across the GaN collector to emitter
- \(di/dt\) of the GaN current
- EMI due to GaN switching

Increasing the value of the gate resistor increases the turn-on and turn-off times of the GaN, which in turn reduces the \(dv/dt\) and \(di/dt\), resulting in reduced EMI. However, this increases the switching losses. Decreasing the gate resistance has the opposite effect. Please see Section 8.2 of the UCC27611 datasheet for further details on calculations.
5 Getting Started Hardware

5.1 Board Description

Figure 11 shows the size of the isolated GaN drive solution and the size of individual gate driver section. The board measures at 1.46 cm × 3.12 cm.
Figure 12 shows the location of the subsections in the block diagram (Figure 2) on the actual board. The isolated GaN driver is placed directly underneath the isolated power supply section.

5.2 Connectors Description

Connections are as given in Figure 1, Figure 10, and Figure 12. Power supply inputs are given according to Table 6:

Table 6. Interface Connector

<table>
<thead>
<tr>
<th>CONNECTOR</th>
<th>PIN NAME</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>J3</td>
<td>1, 2</td>
<td>I</td>
<td>Power supply input</td>
</tr>
<tr>
<td>J6</td>
<td>2</td>
<td>I</td>
<td>Controller PWM input</td>
</tr>
<tr>
<td>J5</td>
<td>1, 2</td>
<td>O</td>
<td>GaN driver output</td>
</tr>
</tbody>
</table>
6 Test Setup

Figure 13 shows the test setup.

Figure 13. Test Setup
7 Test Data

7.1 PWM Signal of 1 MHz — GaN Driver Output

Figure 14 shows the GaN driver output with a PWM signal of 1 MHz.

![Figure 14. GaN Driver Output With 1-MHz Input]
7.2  **PWM Signal of 1 kHz at 50% Duty Cycle**

*Figure 15* shows the GaN Driver output in a half bridge configuration with a PWM signal of 1 kHz at 30% duty cycle.

*Figure 15. Half-Bridge Configuration With PWM Signal 1 kHz at 50% Duty Cycle*
7.3  **PWM Signal at 30% Duty Cycle**

Figure 16 shows the GaN driver output with a PWM signal at 30% duty cycle.

![Figure 16. H-Bridge Configuration With 30% Duty Cycle Input](image-url)
7.4  **PWM Signal at 70% Duty Cycle**

Figure 17 shows the GaN Driver output with a PWM signal at 70% duty cycle.

![Figure 17. H-Bridge Configuration With 70% Duty Cycle Input](image-url)
8 Design Files

8.1 Schematics

To download the schematics, see the design files at TIDA-00785.

Figure 18. Isolation GaN Driver Schematic
### 8.2 Bill of Materials

To download the bill of materials (BOM), see the design files at [TIDA-00785](https://www.ti.com/).  

Table 7. BOM

<table>
<thead>
<tr>
<th>QTY</th>
<th>DESIGNATOR</th>
<th>DESCRIPTION</th>
<th>MANUFACTURER</th>
<th>PARTNUMBER</th>
<th>PACKAGE REFERENCE / VALUE</th>
<th>FITTED</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>IPCB1</td>
<td>Printed Circuit Board</td>
<td>Any</td>
<td>TIDA-00785</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C1, C6</td>
<td>CAP, CERM, 10 µF, 35 V, +/- 10%, X5R, 0805</td>
<td>MuRata</td>
<td>GRM21BR6YA106KE43L</td>
<td>0805/10uF</td>
<td>Fitted</td>
</tr>
<tr>
<td>3</td>
<td>C2, C5, C8</td>
<td>CAP, CERM, 1 µF, 50 V, +/- 10%, X5R, 0603</td>
<td>MuRata</td>
<td>GRM188R61H105KAALD</td>
<td>0603/1uF</td>
<td>Fitted</td>
</tr>
<tr>
<td>3</td>
<td>C4, C7, C9</td>
<td>CAP, CERM, 0.1 µF, 25 V, +/- 5%, X7R, 0603</td>
<td>AVX</td>
<td>06033C104JAT2A</td>
<td>0603/0.1uF</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>C10</td>
<td>CAP, CERM, 1 µF, 25 V, +/- 10%, X5R, 0603</td>
<td>MuRata</td>
<td>GRM188R61E105KA12D</td>
<td>0603/1uF</td>
<td>Fitted</td>
</tr>
<tr>
<td>2</td>
<td>C11, C12</td>
<td>CAP, CERM, 0.22 µF, 16 V, +/- 10%, X7R, 0402</td>
<td>TDK</td>
<td>C1005X7R1C224K050BC</td>
<td>0402/0.22uF</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>C13</td>
<td>CAP, CERM, 100 pF, 25 V, +/- 5%, C0G/NP0, 0402</td>
<td>Kemet</td>
<td>C0402C101J3GACTU</td>
<td>0402/100pF</td>
<td>Fitted</td>
</tr>
<tr>
<td>2</td>
<td>D1, D2</td>
<td>Diode, Schottky, 20 V, 0.5 A, SOD-123</td>
<td>ON Semiconductor</td>
<td>MBR0520LT1G</td>
<td>SOD-123/20V</td>
<td>Fitted</td>
</tr>
<tr>
<td>0</td>
<td>FID1, FID2, FID3</td>
<td>Fiducial mark. There is nothing to buy or mount.</td>
<td>N/A</td>
<td>N/A</td>
<td>Not Fitted</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>FID4, FID5, FID6</td>
<td>Fiducial mark. There is nothing to buy or mount.</td>
<td>N/A</td>
<td>N/A</td>
<td>Fitted</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>J1, J2, J4, J7</td>
<td>Header, 100mil, 2x1, Gold, TH</td>
<td>Samtec</td>
<td>HTSW-102-07-G-S</td>
<td></td>
<td>Fitted</td>
</tr>
<tr>
<td>2</td>
<td>J3, J5</td>
<td>Terminal Block, 2x1, 2.54mm, TH</td>
<td>TE Connectivity</td>
<td>282834-2</td>
<td></td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>J6</td>
<td>Header, 100mil, 3x1, Gold, TH</td>
<td>Samtec</td>
<td>HTSW-103-07-G-S</td>
<td></td>
<td>Fitted</td>
</tr>
<tr>
<td>4</td>
<td>M1, M2, M3, M4</td>
<td>CONN PC PIN CIRC 0.040DIA TIN</td>
<td>Keystone</td>
<td>11073</td>
<td></td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>R1</td>
<td>RES, 10.0, 1%, 0.125 W, 0805</td>
<td>Vishay-Dale</td>
<td>CRCW080510R0FKEA</td>
<td>0805/10.0</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>R2</td>
<td>RES, 1.00, 1%, 0.125 W, 0805</td>
<td>Vishay-Dale</td>
<td>CRCW08051R0FKEA</td>
<td>0805/1.00</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>R3</td>
<td>RES, 0, 5%, 0.1 W, 0603</td>
<td>Vishay-Dale</td>
<td>CRCW0603000020EA</td>
<td>0603/0</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>T1</td>
<td>Transformer, 340 uH, SMT</td>
<td>Wurth Elektron</td>
<td>750313638</td>
<td>SMT/340uH</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>TP1</td>
<td>Test Point, Compact, Red, TH</td>
<td>Keystone</td>
<td>5005</td>
<td>Red</td>
<td>Fitted</td>
</tr>
<tr>
<td>2</td>
<td>TP2, TP6</td>
<td>Test Point, Compact, Black, TH</td>
<td>Keystone</td>
<td>5006</td>
<td>Black</td>
<td>Fitted</td>
</tr>
<tr>
<td>3</td>
<td>TP3, TP4, TP5</td>
<td>Test Point, Compact, Blue, TH</td>
<td>Keystone</td>
<td>5122</td>
<td>Blue</td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>U1</td>
<td>Transformer Driver for Isolated Power Supplies, DBV00005A</td>
<td>Texas Instruments</td>
<td>SN6501DBVR</td>
<td></td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>U2</td>
<td>High-Performance, 8000 VPK Reinforced Dual Channel Digital Isolator, DW0016B</td>
<td>Texas Instruments</td>
<td>ISO7821FDWR</td>
<td></td>
<td>Fitted</td>
</tr>
<tr>
<td>1</td>
<td>U3</td>
<td>IC, 4A/8A Single Channel High-Speed Low-Side Gate Drivers</td>
<td>TI</td>
<td>UCC27611DRV</td>
<td>UCC27611DRV</td>
<td>Fitted</td>
</tr>
</tbody>
</table>
8.3 **PCB Layout Recommendations**

Layout is very important for proper and reliable operation of the circuit. Keep the switching loops to a minimum to reduce EMI.

8.3.1 **Layout Recommendations for SN6501 Based Push-Pull Power Supply**

- SN6501 switches at 300 kHz. To reduce loop inductance and EMI, keep the minimum area the switching loops on both the input and output sides as shown in Figure 19 and Figure 20.

![Figure 19. Top Layer Layout](image1)

- Place U1 of the SN6501 very close to the transformer T1.
- Keep capacitors C7 and C8 close to the U1 and T1 power pins and GND.
- Place capacitors C4, C5, and C6 to the power planes to provide a low inductance connection to the power planes.

![Figure 20. Bottom Layer Layout](image2)
8.3.2 Layout Recommendations for ISO7821F Digital Isolator and UCC27611 GaN Driver

- Place the 0.1-μF bulk capacitor C9 close to the power supply pin of the ISO7821F.
- Place the 0.22-μF bulk capacitors C11 and C12 close to the power supply pin of the UCC27611.
- Keep R1 and R2 close to the UCC27611 to keep this loop area also to a minimum.

Figure 21. Top Board View

Figure 22. Bottom Board View
8.3.3 Layout Prints

To download the layer plots, see the design files at TiDA-00785.
8.4 **Altium Project**

To download the Altium project files, see the design files at [TIDA-00785](http://www.ti.com).

---

**Figure 29. Altium Project PCB Layout**
8.5 Layout Guidelines

Figure 30. Top Layout Guidelines

Figure 31. Bottom Layout Guidelines
8.6 Gerber Files

To download the Gerber files, see the design files at TIDA-00785.

Figure 32. Fabrication Drawing
8.7 Assembly Drawings

To download the assembly drawings, see the design files at TIDA-00785.

Figure 33. Top Assembly Drawing

Figure 34. Bottom Assembly Drawing
References

2. Texas Instruments, *Small Form-Factor Reinforced Isolated IGBT Gate Drive Reference Design for 3-Phase Inverter*, TIDA-00446 Design Guide (TIDUAZ0)
3. Texas Instruments, WEBENCH® Design Center (http://www.ti.com/webench)

Terminology

GaN—Gallium Nitride
FET—Field Effect Transistors
eGaN FETs—Enhanced Mode Gallium Nitride FETs
CMTI—Common Mode Transient Immunity
DESAT—Desaturation
PWM—Pulse Width Modulation

Acknowledgments

The author would like to thank Anant Kamath, Sudhir Adinarayana, Sarangan Valavan, Anand Reghunathan, and Goda Devi (the Interface Isolation Business Unit at TI) for their technical contributions to this design.

About the Author

NEERAJ BHARDWAJ is an Applications Engineer at Texas Instruments, where he is responsible for defining new high-performance analog products and application support on existing products for industrial and automotive markets. He has a high level of experience in motor drive systems and high-voltage systems with an emphasis in safety applications, standards, test and characterization of mixed signal processors, and EMC cognizant systems design. In his previous role, he led the Systems and Applications team in Safety and Security Microcontroller Group in TI. He mentors teams on competitive robotics. He has over 19 years of experience in the industry and has worked for TI since 2005. He has a B.E. degree in electrical engineering specialized in high voltage and power electronics from the Government Engineering College Jabalpur and a M.Tech. degree in aerospace engineering specialized in control and guidance from the Indian Institute of Technology Bombay.
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (“TI”) reference designs are solely intended to assist designers (“Buyers”) who are developing systems that incorporate TI semiconductor products (also referred to herein as “components”). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. **TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.** TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. **HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN**, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

**TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.**

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

**TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products.** Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.