**Description**

Smartphones and other handheld devices with 3AHr+ 1S Li-Ion batteries require 3 A of charger current or greater for fast charging. Parallel chargers allow for high-charge current which result in shorter charge time, which simultaneously distribute the heat losses across the end-equipment PCB, thereby preventing hotspots. This design uses a cascade configuration with the PMID pin of a master charger connected to the VBUS pin of a slave charger; the input current limit management is handled through a master charger, which simplifies software development.

**Features**

- Master Charger: Provides System Power, Charging Current, Supplement Mode, Temperature Profile and 2.4-A USB On-the-Go Boost Current in 4×4-mm QFN Package
- Slave Charger: Exclusively Provides Extra-Fast Charge Current, up to 3 A in 2.8×2.5-mm WCSP Package
- Innovative Input Source Detection and Current Optimizer (ICO) with Input Dynamic Power Management (DPM)
- Integrated 7-Bit ADC for Battery and Adaptor Monitoring

**Applications**

- Smartphones
- Tablets
- Portable Media Players
- Other Portable Handheld Equipment with 3AHr+ 1S Li-Ion Batteries

**Resources**

- **PMP15011** Design Folder
- **bq25890** Product Folder
- **bq25898C** Product Folder

---

**An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.**

All trademarks are the property of their respective owners.
1 System Overview

1.1 System Description

Smartphones and other handheld equipment with 3Ahr+ 1S Li-ion batteries require 3-A+ charging current for fast charging. Parallel chargers allow for high charge current, resulting in shorter charge time, while distributing the heat losses across the end equipment PCB. This feature prevents PCB hotspots and exceeding the thermal budget of a product. In cascade configuration, with the PMID pin of the master charger connected to VBUS of the slave charger, input voltage and current limit is primarily managed through the master charger, thereby simplifying software development.

1.2 Key System Specifications

Table 1. Key System Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
<th>VALUE</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VADPTR</td>
<td>Adapter output voltage = VBUS voltage</td>
<td>9</td>
<td>V</td>
</tr>
<tr>
<td>IADPTR</td>
<td>Adapter output current = IBUS current</td>
<td>3.5</td>
<td>A</td>
</tr>
<tr>
<td>ISYS</td>
<td>Expected maximum stead state system load current</td>
<td>1.5</td>
<td>A</td>
</tr>
<tr>
<td>ICHRGC</td>
<td>Total charge current</td>
<td>4.5</td>
<td>A</td>
</tr>
<tr>
<td>ICHRGC2</td>
<td>Charge current IC register setting for bq25890</td>
<td>2.25</td>
<td>A</td>
</tr>
<tr>
<td>INDPM1</td>
<td>Input current limit IC register setting for bq25890</td>
<td>3.25(1)</td>
<td>A</td>
</tr>
<tr>
<td>INDPM2</td>
<td>Input current limit IC register setting for bq25898C</td>
<td>2.25(2)</td>
<td>A</td>
</tr>
<tr>
<td>VINDPM1</td>
<td>Minimum VBUS IC register setting for bq25890</td>
<td>8.5(3)</td>
<td>V</td>
</tr>
<tr>
<td>VINDPM2</td>
<td>Minimum VBUS IC register setting for bq25898C</td>
<td>8.2(4)</td>
<td>V</td>
</tr>
<tr>
<td>VBATREG1</td>
<td>Battery regulation voltage IC register setting for bq25890</td>
<td>4.208</td>
<td>V</td>
</tr>
<tr>
<td>VBATREG2</td>
<td>Battery regulation voltage IC register setting for bq25898C</td>
<td>4.192 to 4.208(5)</td>
<td>V</td>
</tr>
<tr>
<td>ITERM1</td>
<td>Termination current IC register setting for bq25890</td>
<td>128</td>
<td>mA</td>
</tr>
<tr>
<td>ITERM2</td>
<td>Termination current IC register setting for bq25898C</td>
<td>384 to 512(5)</td>
<td>mA</td>
</tr>
</tbody>
</table>

(1) A power balance has been used to determine input current limit (adapter current):

\[
\text{eff} = \frac{P_o}{I_{\text{in}}} \rightarrow 0.92 = \frac{(4.2 \ \text{V} \times (1.5 \ \text{A} + 4.5 \ \text{A}))}{(9 \ \text{V} \times \text{IINDPM1})} \Rightarrow \text{IINDPM1} = 3.0 \ \text{A}. \ \text{ILIM pin has been disabled.}
\]

(2) INDPM2 is typically set to the current required to provide charging current at the VINDPM2 setting. ILIM pin and ICO is disabled on the slave charger.

(3) VINDPM1 has been set to adapter minimum regulation voltage.

(4) VINDPM2 has been set to VINDPM1 = INDPM2 × RDSON_Q1.

(5) To ensure that the slave charger terminates before the master charger, set the slave charger termination voltage lower than the master charger.
1.3 Block Diagram

Figure 1. PMP15011 Block Diagram

1.4 Highlighted Products

1.4.1 bq25890

- Autonomous single input 5-A NVDC charger designed for high voltage, fast charging
  - Input voltage from 3.9 V to 14 V (22V absolute max voltage)
  - > 91% efficiency at VBUS = 9 V and ICHRG up to 3.0 A
- Supports high-voltage dedicated charging port (HVDCP) and MediaTek Pump Express (MTK-PE) protocol
  - Supports D+/D– USB detection and non-standard adapters
- Adjustable USB on-the-go (OTG) up-to 2.4 A or 1.5 A with accurate ±15% overcurrent protection (OVP)
- High voltage \( V_{IN} \) and wide \( I_{IN} \) based dynamic power management
  - Input current limit up-to 3 A with 50-mA resolution
  - Input voltage limit up-to 14 V with 100-mV resolution
• Input current limit optimization (ICO) maximizes adapter output current without stressing the adapter
• Integrated analog-to-digital converter (ADC) to provide system and battery monitoring
• Programmable thermal regulation to maximize charge current
• High integration
  – Integrated 10-mΩ battery field-effect transistor (FET)
  – All FETs are current sensing
  – IR compensation for fast charging
• 4×4-mm thin QFN-24 package

1.4.2 bq25898C
• Autonomous single input 3-A NVDC charger designed for high voltage, fast charging
  – Input voltage from 3.9 V to 14 V (22-V absolute maximum voltage)
• > 92% Efficiency at VBUS = 9 V and ICHRG > 1.5 A
• High voltage V_IN and wide I_IN based dynamic power management
  – Input current limit up to 3 A with 50-mA resolution
  – Input voltage limit up to 14 V with 100-mV resolution
• Low power PFM mode for both buck and boost operations
• Integrated ADC to provide system and battery monitoring
• Programmable thermal regulation to maximize charge current
• High integration
  – Integrated 5-mΩ Battery FET
  – All FETs are current sensing
• 2.8×2.5-mm WCSP package
2 System Design Theory

2.1 Thermal Management

Historically, losses from higher power chargers have been distributed through the printed-circuit board (PCB) ground plane by careful placement of external field-effect transistors (FETs) on a charge controller integrated circuit (IC). While this practice is still an option in smaller portable devices, charge controllers are typically more complex to design and require significant board area for the controller IC, two FETs, diodes, and supporting passives.

Using the same concept of thermal distribution across the PCB, a simpler alternative is to use two integrated FET (I-FET) chargers in parallel, referred to as a dual-charger configuration.

2.2 Paralleling Charger Outputs

In general, connecting the output of two synchronous buck switching converters is not recommended, and for two reasons: unequal current sharing and reverse current. Regarding current sharing, because each converter has its own internal reference with a fixed tolerance, the output of each converter slightly varies, which results in one converter providing a higher regulated output than the other. This action results in the higher output converter providing more of the load current than the other. Second, a synchronous converter allows for some reverse current. The lower output converter may try to pull down the output voltage of the higher output converter by sinking current. Fortunately, by using the dynamic power-path management (DPPM) topology of a buck-switching converter-based charger, with the battery FET between the SYS regulated output and the BAT pin, this allows for the BAT pins of each charger to be tied together. When in constant-current (CC) charge mode, this is equivalent to tying the outputs of two current sources together. When in constant voltage mode, TI recommends to ensure that the slave charger terminates before the master charger, by either setting the termination voltage of the slave lower than the master, setting the slave termination current higher than the master, or both.

2.3 Input Power Management

Key features of the bq2589x family include: detecting the current capabilities of various HVDCP adapters at start-up, input current dynamic power management (IINDPM) with input current optimization (ICO), and input voltage DPM (VINDPM). If the VBUS pins of two chargers are connected in parallel, the ICO function of both chargers must be disabled to prevent inaccurate optimization results. In addition, their VINDPM thresholds must be set far apart to prevent instability. When connected in cascade configuration, in which the master charger PMID pin is connected to the slave charger VBUS pin, the master charger uses D+/D– to initially set the total input current limit for both chargers. In addition, the master charger can fully utilize its ICO and VINDPM functions. As a redundant protection, the slave charger VINDPM threshold can be set slightly lower than that of the master. The slave charger IINDPM is set only high enough to allow it to provide maximum charge current with no load. Using only one charger for input power management simplifies software development. When powered by adapters outputting 7 V – 13.5 V, the maximum input current limit setting of the master charger (up to 3.25 A) is high enough to provide 4.5 A and higher total charge current while still having enough input power left to power the system at SYS.
3 Getting Started Hardware

3.1 Hardware

This design is not available for order; however, the design files can be downloaded at TI.com. The design can be implemented by connecting and configuring the two orderable EVMs present in the schematic, downloadable in Section 5.1. The charging profile can be set for each charger as they have two different I2C addresses.

4 Testing and Results

4.1 Test Setup

The following Figure 2 shows the test setup for the PMP15011 design. Power supply 2 (PS#2) drives the inverting voltage follower input to KEPCO battery simulator. The RC from PS#2 to the KEPCO causes the KEPCO output to slowly rise to the final voltage (VBATREG), simulating a battery charging. The bqStudio software was used to configure each charger, which Section 6 covers in greater detail.
4.2 Test Data and Results

4.2.1 Simulated Charge Cycle

Using the test setup in setup in Figure 2 to simulate a charge cycle, the following results were achieved with both chargers set to a 2.25-A charge current, the master charger BATREG set to 4.2 V, and the slave charger set to 4.19 BATREG to ensure the slave charger turns off before the master charger (see Figure 3).

![Figure 3. Simulated Charge Cycle](image)

4.2.2 Thermal Data

Using a thermal camera, the following data was collected at V(VBUS) = 9 V and V(BAT) = 3.8 V on the EVM with four layers and 1-oz copper. The exposed pad of the bq25890 device was tied through thermal vias to large copper pours on one internal layer and the bottom layer. The bq25898C VBUS, SYS, GND, and PGND pins were tied to large copper areas on at least two layers. Refer to Section 5.3.1 for more details.

<table>
<thead>
<tr>
<th>CONFIGURATIONS</th>
<th>I_{CHARGE} (A)</th>
<th>TOTAL POWER LOSS (W)(^{(1)})</th>
<th>BOARD EDGE TEMP (°C)</th>
<th>IC MAX TEMP (°C)</th>
<th>TEMP RISE (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single bq25890</td>
<td>4.5</td>
<td>2.0</td>
<td>35</td>
<td>74</td>
<td>39</td>
</tr>
<tr>
<td>Single bq25890</td>
<td>2.25</td>
<td>0.77</td>
<td>26</td>
<td>40</td>
<td>14</td>
</tr>
<tr>
<td>Single bq25898C</td>
<td>2.25</td>
<td>0.64</td>
<td>26</td>
<td>39</td>
<td>13</td>
</tr>
<tr>
<td>bq25890 and bq25898C</td>
<td>2.25 + 2.25</td>
<td>1.41</td>
<td>32</td>
<td>48 / 45</td>
<td>16 / 13</td>
</tr>
</tbody>
</table>

\(^{(1)}\) See efficiency curves in the Section 4.2.3.
Figure 4. bq25890 With $I_{\text{CHARGE}} = 4.5$ A and bq25898C Disabled

Figure 5. bq25890 With $I_{\text{CHARGE}} = 2.25$ A and bq25898C Disabled

Figure 6. bq25890 Disabled and bq25898C With $I_{\text{CHARGE}} = 2.25$ A

Figure 7. bq25890 With $I_{\text{CHARGE}} = 2.25$ A and bq25898C With $I_{\text{CHARGE}} = 2.25$ A
4.2.3 Data Sheet Efficiency Curves

Figure 8 and Figure 9 show the efficiency curves copied from the data sheets of each charger.

Figure 8. bq25890 Charge Efficiency

Figure 9. bq25898C Charge Efficiency
5 Design Files

5.1 Schematics
To download the schematics, see the design files at PMP15011.

5.2 Bill of Materials
To download the bill of materials (BOM), see the design files at PMP15011.

5.3 PCB Layout Recommendations
For best thermal performance, connect the thermal pad of the QFN package and the multi-bump outputs of the WCSP package in as close proximity to the top-, internal-, and bottom-layer copper as possible. The priority of buck converter external passive placement is as follows:

1. PMID capacitor as close as possible between IC PMID and GND pins
2. SYS capacitor as close as possible between IC SYS and GND pins
3. BAT capacitor as close as possible between IC BAT and GND pins
4. Short trace from SW pin to inductor

Using multiple vias to connect one side of the above components through different layers is okay. When routing ground for non-power components (for example, REGN capacitor and TS resistor), it is best to either route away from the power ground return path or create a separate non-power island that only connects to the IC GND pin with a thin trace. Ensure that the switching signals SDA and SCL either do not cross or cross at 90° to analog signals BATSENSE and TS.

5.3.1 Layout Prints
To download the layer plots, see the design files at PMP15011.

5.4 Altium Project
To download the Altium project files, see the design files at PMP15011.

5.5 Gerber Files
To download the Gerber files, see the design files at PMP15011.

5.6 Assembly Drawings
To download the assembly drawings, see the design files at PMP15011.

6 Software Files
To download the graphical user interface (GUI) used for setting the I\(^2\)C registers for this reference design, refer to [http://www.ti.com/tool/bqStudio](http://www.ti.com/tool/bqStudio). Because members of the same charger family are used but have different I\(^2\)C addresses, both of the I\(^2\)C SDA and SCL pins of the charger are on the same I\(^2\)C bus and software development is easy. The following subsections instruct on when and how to configure the registers.
6.1 Power On Reset (POR) Initialization
1. The master charger is enabled for input current detection and charge (REG03[4]=1)
2. The slave charger is charge disabled (REG03[4]=0)
3. Configure the master charger
   • Set Pre-Charge Current limit (REG05[7:4])
   • Set Fast Charge Current limit to 2.25 A (REG04[6:0]) (assume total 4.5-A charge)
   • Set Termination Current limit (REG05[3:0])
   • Set Charge Voltage limit (REG06[7:2])
   • Set VINDPM offset threshold for typical 5-V adapter (REG01[4:0])
4. Configure the slave charger
   • Set Pre-Charge Current limit (REG05[7:4])
   • Set Fast Charge Current limit to 2.25 A (REG04[6:0]) (assume total 4.5-A charge)
   • Set Termination Current limit (REG05[3:0]) higher than that of the master charger to ensure it terminates first
   • Set Charge Voltage limit (REG06[7:2]) lower than that of the slave charger to ensure it terminates first
   • Set VINDPM threshold below the master charger
     – Set FORCE_VINDPM (REG0D[7])=1
     – Set VINDPM (REG0D[6:0])=0001101

6.2 Input Power Plug-In
1. The master charger charge is disabled.
2. The slave charger detects the input source and handshakes with an HVDCP adapter when conditions meet.
3. Set the master charger input current limit by writing to CHRG1 REG00[5:0].
4. The master charger starts charging with 2.25 A.
5. Read VBUS voltage information from the master charger ADC register.
7. Divide the input current limit by half and write to CHGR2 REG00[5:0].
8. The slave charger enables charging as long as any of following conditions do not exist:
   • VBAT < VSYSMIN
   • 5-V adapter with lower than 2-A input current
   • 9-V adapter with lower than 1-A input current
   • Charge terminated

6.3 During CC and CV
1. During CC mode, ICHG1 and ICHG2 are controlled by each charger.
2. Period reads of each charger VBUS, ICHRG, and VBAT ADC registers are recommended to monitor operation and ensure load sharing.
3. During CV mode, the ICHGR1 and ICHGR2 can be used at the same time due to guaranteed tight ±0.5% CV tolerance.
4. Both the master charger and the slave charger terminate automatically without host interference, as indicated by STAT voltage change and INT signal.
7 References


8 About the Author

JEFF FALIN is an applications engineer with over 16 years of experience supporting DC-DC converters and battery chargers. Jeff earned his Masters of Science in Electrical Engineering (MSEE) from University of Tennessee.
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Designer(s)"") who are developing systems that incorporate TI products. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.

TI's provision of reference designs and any other technical, applications or design advice, quality characterization, reliability data or other information or services does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such reference designs or other items.

TI reserves the right to make corrections, enhancements, improvements and other changes to its reference designs and other items. Designer understands and agrees that Designer remains responsible for using its independent analysis, evaluation and judgment in designing Designer's systems and products, and has full and exclusive responsibility to assure the safety of its products and compliance of its products (and of all TI products used in or for such Designer's products) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any systems that include TI products, Designer will thoroughly test such systems and the functionality of such TI products as used in such systems. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

Designers are authorized to use, copy and modify any individual TI reference design only in connection with the development of end products that include the TI product(s) identified in that reference design. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HERElN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of the reference design or other items described above may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS AND OTHER ITEMS DESCRIBED ABOVE ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNERS AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS AS DESCRIBED IN A TI REFERENCE DESIGN OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

TI’s standard terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products. Additional terms may apply to the use or sale of other types of TI products and services. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated