**TI Designs**

**Input Protection and Backup Supply Reference Design for 25-W PLC Controller Unit**

### Description

This TI Design provides solution for the input power path protection and backup supply design in a typical PLC controller unit. It replaces traditionally used discrete circuit implementations with fully integrated protection circuits.

### Features

- 19.2- to 28.8-V Input, 25-W Output Power
- Overload, Overvoltage, Undervoltage, and Reverse Current Protections
- Protects From Field Miswiring or Reverse Polarity
- ±500-V, 2-Ω (8/20-µs) Surge Compliance With Criteria A Performance (IEC 61000-4-5)
- ±2-kV, 50-Ω EFT Compliance With Criteria A Performance (IEC 61000-4-4)
- No Interruption for 10-ms Power-Fail at Full Load Output (IEC 61000-4-29)
- 120-ms Backup Time at 7-W Output With High Efficiency Buck and Boost Regulators

### Resources

- TIDA-03031 Design Folder
- TPS2660 Product Folder
- LM5002 Product Folder
- LM5160 Product Folder

### Applications

- PLC, DCS, and PAC:
  - CPU
  - I/O Module
  - Communication Module
- CNC Automation
  - Controller Unit
- Back-up Power Supply Applications

---

**ASK Our E2E Experts**

---

All trademarks are the property of their respective owners.
1 System Overview

1.1 System Description

The PLC system is usually connected to an external 24-V DC power supply to provide power to the controller unit, backplane, and I/O modules. Input protection circuits are required to protect the PLC from faults such as overvoltage, undervoltage, and overload. Because input supply connectors are screw type, there can always be a possibility of reverse supply connections. Protection circuits should block the reverse polarity to protect the PLC from possible negative voltages. At the same time, every PLC is tested for electrostatic discharge (ESD) according to IEC 61000-4-2, burst pulses (EFT) according to IEC 61000-4-4, energy single pulse (surge) according to IEC 61000-4-5, and voltage drops and interruptions according to IEC 61000-4-29. The input side protection circuits must also be capable of withstanding all the protection needs specified by each standard. Traditionally, discrete or semi-integrated circuits have been the solution for designing these protection circuits.

This TI Design focuses on the design of the PLC input protection circuit using the TPS2660 and backup supply design using the LM5002 boost and the LM5160 integrated buck regulators. It provides backup supply for 10 ms at full load and an additional 120 ms duration at ¼th of the full load power at a 17-V regulated voltage. The TPS2660 integrates all protection circuits to provide a single-chip solution for all protection needs.
1.2 Key System Specifications

Table 1. Key System Specifications

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_IN</td>
<td>Input voltage</td>
<td>Normal operation</td>
<td>19.2</td>
<td>24</td>
<td>28.8</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reverse Polarity</td>
<td></td>
<td></td>
<td>–28.8</td>
<td>V</td>
</tr>
<tr>
<td>V_OUT</td>
<td>Output voltage</td>
<td>Normal operation</td>
<td>19.2</td>
<td>28.8</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>I_OUT</td>
<td>Load current</td>
<td>Normal operation</td>
<td>1.5</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>V_IN[UVLO]</td>
<td>Input undervoltage lockout</td>
<td>V_IN rising</td>
<td>18</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_IN[OVP]</td>
<td>Input overvoltage lockout</td>
<td>V_IN rising</td>
<td>30</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_OUT[BACKUP]</td>
<td>Backup supply regulation voltage</td>
<td></td>
<td>17</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>T_BACKUP</td>
<td>Backup time</td>
<td>V_OUT = 17 V, R_LOAD = 40 Ω</td>
<td>150</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>T_PFAIL</td>
<td>Power fail time without interruption (IEC 61000-4-29)</td>
<td>V_OUT = 24 V, R_LOAD = 16 Ω</td>
<td>10</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>V_IN[SURGE]</td>
<td>Input surge voltage (IEC61000-4-5)</td>
<td>V_OUT = 24 V, R_LOAD = 16 Ω</td>
<td>–500</td>
<td>500</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_EFT</td>
<td>Input EFT voltage (IEC61000-4-4)</td>
<td>V_OUT = 24 V, R_LOAD = 16 Ω</td>
<td>–2</td>
<td></td>
<td>2</td>
<td>kV</td>
</tr>
<tr>
<td>V_ESD</td>
<td>Input system ESD voltage (IEC 61000-4-2)</td>
<td>Contact discharge</td>
<td>–8</td>
<td></td>
<td>8</td>
<td>kV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Air discharge</td>
<td>–15</td>
<td></td>
<td>15</td>
<td>kV</td>
</tr>
</tbody>
</table>

1.3 Block Diagram

Figure 2 shows the block diagram of the input protection and backup supply TI Design. The TPS2660 provides front-end protection features such as overvoltage, undervoltage, overload, inrush current control, reverse current, and reverse polarity. The device also provides monitor functions like fault status and load current monitor output. A 28-V bidirectional TVS along with the TPS2660 provides protection against ±500-V power supply surges, ±2-kV EFT pulses and system ESD.

The LM5002 is configured as a discontinuous mode (DCM) boost converter to charge bulk output capacitor to a higher voltage. It takes around 0.4 seconds to fully charge the bulk output capacitor. Due to the nature of DCM, the boost converter skips switching cycles once the output capacitor fully charges. Output of the bulk capacitor is stepped down to 17 V and fed back to system bus through a high-voltage LM5160 integrated buck regulator. Under normal operation with a 19.2- to 28.8-V input, the buck regulator output is always higher than the regulation voltage, and hence the switching is disabled. The device remains in non-switching state until the input supply voltage drops below the buck regulation voltage.
When power fails, the TPS2660 de-asserts FLTb signal and disables switching of the boost converter. The output capacitor at the TPS2660 supplies full load current momentarily before buck regulator starts regulating the system bus voltage. During backup time, the buck regulator draws power from bulk capacitor and provides backup supply for 120 ms at ¼th of full load power and a 17-V regulated output voltage. The FLTb signal indicates PLC CPU that power-fail event happened in the system. The CPU can initiate backup operation if the power fail signal persists for a longer duration.

1.4 **Highlighted Products**

1.4.1 **TPS2660**

The TPS2660x devices are compact, high-voltage eFuses with a full suite of protection features. The wide supply input range of 4.2 to 55 V allows control of many popular DC bus voltages. The device can withstand and protect the loads from positive and negative supply voltages up to ±60 V. Integrated back-to-back FETs provide reverse current blocking feature making the device suitable for systems with output voltage holdup requirements during power fail and brownout conditions. Load, source, and device protection are provided with many adjustable features including overcurrent, output slew rate, and overvoltage and undervoltage thresholds. The internal robust protection control blocks along with the high-voltage rating of the TPS2660x helps to simplify the system designs for surge protection.

1.4.2 **LM5002**

The LM5002 high-voltage switch mode regulator features all the functions necessary to implement efficient high-voltage boost, flyback, SEPIC and forward converters, using few external components. This easy-to-use regulator integrates a 75-V N-channel MOSFET with a 0.5-A peak current limit. Current mode control provides inherently simple loop compensation and line-voltage feed-forward for superior rejection of input transients. The switching frequency is set with a single resistor and is programmable up to 1.5 MHz. Additional protection features include: current limit, thermal shutdown, undervoltage lockout (UVLO), and remote shutdown capability.

1.4.3 **LM5160**

The LM5160 is a 65-V, 2-A synchronous step-down converter with integrated high-side and low-side MOSFETs. The constant ON-time control scheme requires no loop compensation and supports high step-down ratios with a fast transient response. An internal feedback amplifier maintains ±1% output voltage regulation over the entire operating temperature range. The ON-time varies inversely with input voltage resulting in nearly constant switching frequency. Peak and valley current limit circuits protect against overload conditions. The undervoltage lockout (EN/UVLO) circuit provides independently adjustable input undervoltage threshold and hysteresis. The LM5160 is programmed through the FPWM pin to operate in continuous conduction mode (CCM) from no load to full load or to automatically switch to discontinuous conduction mode (DCM) at light load for higher efficiency.
The following key specifications are required to start the system design:

- Input undervoltage ($V_{UV}$) and overvoltage ($V_{OV}$)
- Output full-load current ($I_{OUT}$)
- UVLO of downstream DC/DC converter ($V_{OUT(UVLO)}$)
- Backup time ($t_{BACKUP}$)
- Average load current during back time ($I_{BACKUP}$)
2.1 Backup Capacitor (C10) Selection

The backup bulk capacitor charges to 48 V to store the energy at higher voltage. During backup time, the buck regulator steps down the capacitor voltage to a regulated DC voltage and supplies to the downstream DC/DC converters. Regulation voltage of the buck regulator is chosen to be higher than the undervoltage lockout $V_{\text{OUT(UVLO)}}$ of the downstream converters. Assuming 16V $V_{\text{OUT(UVLO)}}$, the buck regulation voltage is given by Equation 1.

\[
V_{\text{OUT(REG)}} = V_{\text{OUT(UVLO)}} + 1\ V = 16 + 1 = 17\ V
\]  

(1)

The bulk output capacitor is allowed to discharge until the falling UVLO of the buck regulator. The falling UVLO threshold is selected based on maximum duty ratio of the buck regulator. Assuming $D_{\text{MAX}} = 0.9$, the buck regulator UVLO falling is calculated as given by Equation 2.

\[
V_{\text{BUCK(UVLO)}} = \frac{V_{\text{OUT(REG)}}}{D_{\text{MAX}}} = \frac{17}{0.9} = 19\ V
\]  

(2)

The bulk capacitor value is calculated using Equation 3.

\[
C_{\text{BOOST}} = \frac{V_{\text{OUT(REG)}} \times \left[ (t_{\text{OUT}} \times t_{\text{FAIL}}) + (t_{\text{BACKUP}} \times t_{\text{BACKUP}}) \right]}{0.5 \times \left( V_{\text{BOOST}}^2 - V_{\text{BUCK(UVLO)}}^2 \right) \times \eta}
\]  

(3)

\[
C_{\text{BOOST}} = \frac{17 \times \left[ (1.5 \times 10\ \text{m}) + (0.375 \times 100\ \text{m}) \right]}{0.5 \times (48^2 - 19^2) \times 0.9} = 1021\ \mu\text{F}
\]

where:
- $V_{\text{BOOST}}$ is the boost capacitor voltage
- $t_{\text{FAIL}}$ is the time for which the PLC should not see power interruption; typically 10 ms as per IEC 61000-4-29 specifications
- $t_{\text{BACKUP}}$ is the time required by the CPU module to complete backup operation
- $\eta$ is the power conversion efficiency of the buck regulator

Considering ±20% tolerance, the 1200-µF/50-V Nichicon capacitor is selected for this application.

NOTE: For any other backup supply voltage, the buck regulator feedback and EN/UVLO resistor divider values should be updated according to equations given in the LMS160 datasheet.
2.2 TPS2660 Protection Circuit Design

The TPS2660 is a high-voltage eFuse or integrated hot swap controller, designed to protect the loads from various system faults such as overvoltage, undervoltage, input reverse polarity, reverse current, overload, and output short circuit. Its wide 4.2- to 60-V input voltage range and programmable 0.1- to 2.2-A current limit capability makes this device ideal for protecting the loads operating from many popular DC bus voltages.

Integrated back-to-back connected FETs along with programmable inrush current control and reverse current blocking features make the device suitable for the systems with output voltage holdup requirements during power fail and brownout conditions. Load current monitor, fault reporting, and shutdown control features provide ease of control with an external microprocessor. The block diagram of the TPS2660 is shown in Figure 4.

![Block Diagram of TPS2660](image-url)

Figure 4. Block Diagram of TPS2660
### 2.2.1 Output Capacitor (C13) Selection

The eFuse output capacitor is selected to support the 0.25-ms backup time before the buck regulator starts regulating the bus voltage. Under worst case power fail conditions, the eFuse output capacitor discharges from $V_{\text{IN(MIN)}}$ to $V_{\text{OUT(REG)}}$. The eFuse output capacitor value is calculated using **Equation 4**:

$$C_{\text{OUT}} = \frac{I_{\text{OUT}} \times t_{\text{eFUSE}}}{(V_{\text{IN(MIN)}} - V_{\text{OUT(REG)}})} = \frac{1.5 \times 0.25 \, \text{m}}{19.2 - 17} = 170 \, \mu\text{F}$$

**where:**
- $t_{\text{eFUSE}}$ is the backup time provided by the eFuse
- $V_{\text{IN(MIN)}}$ is the minimum operating input voltage of the PLC
- $V_{\text{OUT(REG)}}$ is the regulation voltage of the buck regulator

Considering ±20% tolerance, the 220-µF/35-V electrolytic capacitor is selected for this application.

### 2.2.2 $C_{dVdT}$ (C15) and $R_{dVdT}$ (R10) Selection

Soft start capacitor ($C_{dVdT}$) controls inrush current and reduces peak current drawn from the power supply during start-up. Effective capacitance at output of the eFuse is sum of $C_{\text{OUT}}$ and $C_{\text{BOOST}}$. Assuming the capacitor charging current to be 1/10th of full load current, the start-up time required is calculated using **Equation 5**:

$$t_{dVdT} = \frac{(C_{\text{OUT}} + C_{\text{BOOST}}) \times V_{\text{IN(MAX)}}}{I_{\text{CHARGE}}} = \frac{220 \, \mu\text{F} + 1200 \, \mu\text{F}}{0.15} \times 30 = 0.28 \, \text{s}$$

**where:**
- $I_{\text{CHARGE}}$ is the inrush current to charge the output capacitors; typically 1/10th of full load current
- $V_{\text{IN(MAX)}}$ is the maximum operating input voltage of the PLC

For a given start-up time, $C_{dVdT}$ capacitance value is calculated using **Equation 6**.

$$C_{dVdT} = \frac{t_{dVdT}}{8000 \times V_{\text{IN(MAX)}}} = \frac{0.28}{8000 \times 30} = 1.2 \, \mu\text{F}$$

A 2.2-µF/16-V ceramic capacitor is selected as start-up control capacitor.

If the power-fail duration is less than 10 ms, to restart the TPS2660 quickly without much discharging backup capacitor, a series resistor is required to hold the $C_{dVdT}$ capacitor charge during transient power fail conditions. For a 10-ms power fail, $R_{dVdT}$ is calculated using **Equation 7**.

$$R_{dVdT} = \frac{t_{\text{FAIL(TR)}}}{\ln(3.6) \times C_{dVdT}} = \frac{10 \, \text{m}}{\ln(3.6) \times 2.2 \, \mu} = 3.54 \, \text{k}\Omega$$

**where:**
- $t_{\text{FAIL(TR)}}$ is the transient power fail time; typically 4 to 10 ms

**NOTE:** Power dissipated in the device during start-up must be kept well below the maximum allowable power dissipation for a given start-up time to prevent entering into thermal shutdown. Use the TPS2660 design calculator to verify the margin available for the glitch free start-up. A minimum 30% margin at 85°C ambient is recommended for a successful design.
2.2.3 UVLO, OVP Resistors Selection

UVLO and OVP resistors selected based on input operating voltage range of the PLC. R14 in chosen in the range from 10k to 49.9k. R9 and R3 are calculated using Equation 8 and Equation 9, respectively.

\[
R_{9} = R_{14} \times \left( \frac{V_{UV(LOR)}}{V_{OV(PR)}} \times \frac{V_{OV}}{V_{UV}} - 1 \right) = 30.1 \, k\Omega \times \left( \frac{1.19 \times 30}{1.19 \times 18} - 1 \right) = 20 \, k\Omega
\]

\[
R_{3} = R_{14} \times \left( \frac{V_{OV}}{V_{OV(PR)}} \right) \times \left( 1 - \frac{V_{UV(LOR)}}{V_{UV}} \right) = 30.1 \, k\Omega \times \left( \frac{30}{1.19} \right) \times \left( 1 - \frac{1.19}{18} \right) = 708 \, k\Omega
\]

where:

- \( V_{UV(LOR)} \) and \( V_{OV(PR)} \) are UVLO and OVP rising thresholds of the device, 1.19 V typical
- \( V_{UV} \) and \( V_{OV} \) are undervoltage and overvoltage input voltage levels

R14 selected as 30.1 kΩ, R9 selected as 20 kΩ, and R3 selected as 715 kΩ.

2.2.4 Current Limit Resistor (R15) Selection

The current limit is selected based on the power rating of the PLC module. This TI Design assumes 25-W power rating at the output of the downstream DC/DC converters. The maximum input current at a minimum supply voltage is calculated using Equation 10.

\[
I_{IN(MAX)} = \frac{P_{OUT}}{\eta \times V_{IN(MIN)}} = \frac{25}{0.9 \times 19} = 1.46 \, A
\]

Additional current to charge the boost output capacitor is added to the maximum input current during start-up. The current limit is set at 5% higher than the maximum expected input current, and the corresponding current limit resistor is calculated using equation Equation 11.

\[
R_{15} = \frac{1.05 \times (I_{IN(MAX)} + I_{BOOST})}{12} = \frac{1.05 \times (1.46 + 0.25)}{12} = 6.6 \, k\Omega
\]

R15 selected as 6.04 kΩ.

2.3 Overload or Short-Circuit Protection

Accurate overload control in each PLC unit is essential to avoid oversizing of the field power supply. The TPS2660 can control overload within ±5% over temperature. When the overload is present, the device indefinitely regulates load current at set current limit. If the overload is severe, output voltage drops and increases power dissipation in the device. If the device hits thermal limit, it turns off and attempts restart after 512 ms. This operation continues until the overload is removed from the system. The current monitor output (IMON) can be used to determine overload status of the system.

**NOTE:** Other modes of current limit responses are available based on the MODE pin status. See the TPS2660 datasheet for a detailed description (SLVSDG2).

If a faulty module causes short circuit in the system, the fast trip comparator detects the short-circuit condition at 1.8 times the set current limit and immediately isolates the module from the power supply.

2.4 Surge Protection

The TPS2660 is designed to handle the fastest supply slew rates that occur due to the application of the surge pulse. It does not require additional circuits to smoothen the surge pulse. A bidirectional TVS in SMC package along with the TPS2660 is sufficient to give a criteria-A performance with a ±500-V, 2-Ω surge pulse (8/20-µs) according to IEC 61000-4-5. A proprietary high-speed protection algorithm immediately disconnects the output from the input and prevents surge passing from the input to the output.
2.4.1 Input TVS Diode (D2) Selection

A bidirectional TVS is needed at input to clamp the surge pulse in both positive and negative directions. The reverse standoff voltage ($V_{RWM}$) of the TVS must be higher than the maximum operating input voltage. The clamping voltage of the TVS is calculated using Equation 12 and Equation 13.

\[
V_{CL} = V_{IN} + (R_D \times I_{SURGE})
\]

\[
I_{SURGE} = \frac{V_{SURGE}}{R_C}
\]

where:
- $R_D$ is the dynamic resistance of the TVS
- $R_C$ is the coupling impedance of the surge pulse generator
- $V_{SURGE}$ is the applied surge voltage

IEC 61000-4-5 specifies ±500 V as a level-1 surge pulse voltage with a 2-Ω coupling impedance for the power path. A single 28-V TVS (SMCJ28CA) is selected, which clamps the surge voltage to ±44 V at 24 V input voltage. The sum of the clamp voltage and the nominal test input voltage must be below the ±70-V transient abs max of the TPS2660. Multiple TVS diodes connected in series can be used to support higher voltage surge compliance.

2.5 Power Fail, Reverse Current Protection

When power fails, the reverse current protection circuit in the TPS2660 immediately turns off the internal FETs to prevent discharge of the output capacitance from the output to the input. When the input supply voltage drops below the UVLO threshold, the device shuts down and the back-to-back connected FETs completely isolate the output and input. During power fail event, the eFuse output capacitor momentarily supplies power to the downstream DC/DC converters. When system bus voltage starts falling, the buck converter starts switching and regulates the system bus voltage to 17 V. The FLTb signal pulls low and disables boost converter operation during backup time and indicates the CPU that power fail happened in the system.

If the CPU detects a longer power fail duration, it can start the backup operation. Bulk capacitor supports 10 ms of backup time with full load and 120 ms of backup time with ¼th of the full load. If power resumes before the CPU starts backup operation, the TPS2660 starts in current limit mode to quickly ramp up the system bus voltage to the input voltage level. Once the system bus voltage is close to the input voltage, the FLTb pin releases pulldown and allows the boost converter to charge the output bulk capacitor.

2.6 Electrical Fast Transients Protection

EFT burst pulses contain lower energy than a single surge pulse. A 1-µF input capacitor along with TVS diode can effectively suppress these pulses. This TI Design can withstand ±2-kV burst pulses and provides criteria-A performance.

2.7 Reverse Polarity or Field Miswiring Protection

Reverse polarity or field miswiring is not unlikely due to screw-type power supply connections in the PLC. Negative input voltages are also generated while performing the surge test. The TPS2660 integrates reverse polarity protection to disconnect downstream when the power supply polarity is negative. Traditionally, either a series diode or a PFET is used to solve this problem.
3 Getting Started Hardware

3.1 Hardware

No additional jumper settings are required to test the hardware. Table 2 describes accessible terminals and test points available on the board. The general hardware connection test setup is shown in Figure 5.

Table 2. Placeholder

<table>
<thead>
<tr>
<th>REFERENCE</th>
<th>LABEL</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>J1</td>
<td>VIN</td>
<td>Input supply terminal</td>
</tr>
<tr>
<td>J2</td>
<td>VOUT</td>
<td>Output voltage or load terminal</td>
</tr>
<tr>
<td>TP1</td>
<td>FLTb</td>
<td>Fault status output</td>
</tr>
<tr>
<td>TP2</td>
<td>IMON</td>
<td>Load current monitor output</td>
</tr>
</tbody>
</table>

Figure 5. Hardware Connection Setup
4 Testing and Results

4.1 Test Setup

Figure 6. Test Setup
4.2 Start-up Tests

The following scope shots show how the reference design responds to different start up and reverse polarity conditions.

Figure 7. Output Voltage Start-up and Boost Capacitor Charging With $V_{IN} = 24$ V, Load = 16 $\Omega$

Figure 8. Hot Plug With $V_{IN} = 24$ V, Load = 16 $\Omega$
4.3 Reverse Polarity Test

Figure 9. Reverse Polarity Hot Plug With $V_{in} = 24$ V

4.4 Overload Test

Figure 10 shows the output short circuit response of the reference design.

Figure 10. Output Short-Circuit With $V_{in} = 24$ V, Load = 16 $\Omega$

4.5 Power Fail Tests

Figure 11 to Figure 14 show the reference design backup supply duration at different load conditions for indefinite power fail and Figure 15 shows the performance for 10 ms power fail duration.
Figure 11. Input Power-Fail With $V_{IN} = 24$ V, Load = 40 Ω, Backup Time = 150 ms

Figure 12. Input Power-Fail With $V_{IN} = 24$ V, Load = 24 Ω, Backup Time = 85 ms

Figure 13. Input Power-Fail With $V_{IN} = 24$ V, Load = 16 Ω, Backup Time = 50 ms
4.6 Surge Tests

Figure 16 to Figure 19 show the performance of the reference design for positive and negative 500 V, 2Ω, 8/20 μs (IEC 61000-4-5) surge pulses. The backup supply voltage is available during the surge event and provides criteria A performance.
Figure 16. 500-V, 2-Ω, 8/20-µs Surge Response With $V_{IN} = 24$ V, Load = 16 Ω (IEC 61000-4-5 Level 1, L-N Coupling)

Figure 17. Zoom at the Instance of Surge

Figure 18. –500-V, 2-Ω, 8/20-µs Surge Response With $V_{IN} = 24$ V, Load = 16 Ω (IEC 61000-4-5 Level 1, L-N Coupling)
4.7 EFT and ESD Tests

Table 3. Summary of the EFT (IEC 61000-4-4 Level 3, 5 kHz) Test Results

<table>
<thead>
<tr>
<th>BURST MAGNITUDE AND POLARITY</th>
<th>COUPLING MODE</th>
<th>RESULT</th>
<th>PERFORMANCE</th>
</tr>
</thead>
<tbody>
<tr>
<td>2 kV L</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>–2 kV L</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>2 kV N</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>–2 kV N</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>2 kV L N</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>–2 kV L N</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>2 kV L PE</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>–2 kV L PE</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>2 kV N PE</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>–2 kV N PE</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>2 kV L N PE</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
<tr>
<td>–2 kV L N PE</td>
<td>Pass</td>
<td>Criteria A</td>
<td></td>
</tr>
</tbody>
</table>

Table 4. Summary of the ESD (IEC 61000-4-2 Level 4) Test Results

<table>
<thead>
<tr>
<th>ESD ON POWER PORTS</th>
<th>MAGNITUDE</th>
<th>RESULT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact discharge</td>
<td>±8 kV</td>
<td>Pass</td>
</tr>
<tr>
<td>Air discharge</td>
<td>±15 kV</td>
<td>Pass</td>
</tr>
</tbody>
</table>
5 Design Files

5.1 Schematics
To download the schematics, see the design files at TIDA-03031.

5.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-03031.

Table 5. TIDA-03031 BOM

<table>
<thead>
<tr>
<th>ITEM</th>
<th>DESIGNATOR</th>
<th>QTY</th>
<th>VALUE</th>
<th>PARTNUMBER</th>
<th>MANUFACTURER</th>
<th>DESCRIPTION</th>
<th>PACKAGE REFERENCE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>!PCB1</td>
<td>1</td>
<td></td>
<td>TIDA-03031</td>
<td>Any</td>
<td>Printed Circuit Board</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>C1</td>
<td>1</td>
<td>0.01uF</td>
<td>GRM188R72A103KA01D</td>
<td>MuRata</td>
<td>CAP, CERM, 0.01 µF, 100 V, +/- 10%, X7R, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>3</td>
<td>C2, C12</td>
<td>2</td>
<td>1uF</td>
<td>GRM31MR71H105KA88L</td>
<td>MuRata</td>
<td>CAP, CERM, 1 µF, 50 V, +/- 10%, X7R, 1206</td>
<td>1206</td>
</tr>
<tr>
<td>4</td>
<td>C3, C6</td>
<td>2</td>
<td>1uF</td>
<td>GRM31CR72A105KA01L</td>
<td>MuRata</td>
<td>CAP, CERM, 1 µF, 100 V, +/- 10%, X7R, 1206</td>
<td>1206</td>
</tr>
<tr>
<td>5</td>
<td>C4</td>
<td>1</td>
<td>3300pF</td>
<td>GRM188R72A332KA01L</td>
<td>MuRata</td>
<td>CAP, CERM, 3300 pF, 100 V, +/- 10%, X7R, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>6</td>
<td>C5</td>
<td>1</td>
<td>0.022uF</td>
<td>GRM188R71C223KA01D</td>
<td>MuRata</td>
<td>CAP, CERM, 0.022 µF, 16 V, +/- 10%, X7R, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>7</td>
<td>C7</td>
<td>1</td>
<td>47pF</td>
<td>GRM1885C1H470JA01D</td>
<td>MuRata</td>
<td>CAP, CERM, 47 pF, 50 V, +/- 5%, COG/NP0, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>8</td>
<td>C8, C14</td>
<td>2</td>
<td>1uF</td>
<td>GRM188R71C105KA12D</td>
<td>MuRata</td>
<td>CAP, CERM, 1 µF, 16 V, +/- 10%, X7R, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>9</td>
<td>C9</td>
<td>1</td>
<td>0.1uF</td>
<td>GRM188R72A104KA35D</td>
<td>MuRata</td>
<td>CAP, CERM, 0.1 µF, 100 V, +/- 10%, X7R, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>10</td>
<td>C10</td>
<td>1</td>
<td>1200uF</td>
<td>UHE1H122MHD6</td>
<td>Nichicon</td>
<td>CAP, AL, 1200 µF, 50 V, +/- 20%, TH</td>
<td>D18xL25mm</td>
</tr>
<tr>
<td>11</td>
<td>C11</td>
<td>1</td>
<td>0.1uF</td>
<td>GRM21BR72A104KAC4L</td>
<td>MuRata</td>
<td>CAP, CERM, 0.1 µF, 100 V, +/- 10%, X7R, 0805</td>
<td>0805</td>
</tr>
<tr>
<td>12</td>
<td>C13</td>
<td>1</td>
<td>220uF</td>
<td>UHE1V221MPO6</td>
<td>Nichicon</td>
<td>CAP, AL, 220 µF, 35 V, +/- 20%, TH</td>
<td>D10xL12.5mm</td>
</tr>
<tr>
<td>13</td>
<td>C15</td>
<td>1</td>
<td>2.2uF</td>
<td>GRM219R71C225KE15</td>
<td>MuRata</td>
<td>CAP, CERM, 2.2 µF, 16 V, +/- 10%, X7R, 0805</td>
<td>0805</td>
</tr>
<tr>
<td>14</td>
<td>C17</td>
<td>1</td>
<td>0.1uF</td>
<td>GRM219R71C104KA01D</td>
<td>MuRata</td>
<td>CAP, CERM, 0.1 µF, 16 V, +/- 10%, X7R, 0805</td>
<td>0805</td>
</tr>
<tr>
<td>15</td>
<td>D1</td>
<td>1</td>
<td>60V</td>
<td>B160-13-F</td>
<td>Diodes Inc.</td>
<td>Diode, Schottky, 60 V, 1 A, SMA</td>
<td>SMA</td>
</tr>
<tr>
<td>16</td>
<td>D2</td>
<td>1</td>
<td>28V</td>
<td>SMCJ28CA</td>
<td>Littelfuse</td>
<td>Diode, TVS, Bi, 28 V, 45.4 Vc, SMC</td>
<td>SMC</td>
</tr>
</tbody>
</table>
### Table 5. TIDA-03031 BOM (continued)

<table>
<thead>
<tr>
<th>ITEM</th>
<th>DESIGNATOR</th>
<th>QTY</th>
<th>VALUE</th>
<th>PARTNUMBER</th>
<th>MANUFACTURER</th>
<th>DESCRIPTION</th>
<th>PACKAGE REFERENCE</th>
</tr>
</thead>
<tbody>
<tr>
<td>17</td>
<td>D4</td>
<td>1</td>
<td>Green</td>
<td>LTST-C190GKT</td>
<td>Lite-On</td>
<td>LED, Green, SMD</td>
<td>1.6x0.8x0.8mm</td>
</tr>
<tr>
<td>18</td>
<td>H1, H2, H3, H4</td>
<td>4</td>
<td></td>
<td>SJ-5303 (CLEAR)</td>
<td>3M</td>
<td>Bumper, Hemisphere, 0.44 X 0.20, Clear</td>
<td>Transparent Bumper</td>
</tr>
<tr>
<td>19</td>
<td>J1, J2</td>
<td>2</td>
<td></td>
<td>282841-2</td>
<td>TE Connectivity</td>
<td>Terminal Block, 2x1, 5.08mm, TH</td>
<td>10.16x15.2x9mm</td>
</tr>
<tr>
<td>20</td>
<td>L1</td>
<td>1</td>
<td>33µH</td>
<td>LPS6235-333MLB</td>
<td>Coilcraft</td>
<td>Inductor, Shielded Drum Core, Ferrite, 33 µH, 1.3 A, 0.18 ohm, SMD</td>
<td>LPS6235</td>
</tr>
<tr>
<td>21</td>
<td>L2</td>
<td>1</td>
<td>33µH</td>
<td>LPS8045B-333MRB</td>
<td>Coilcraft</td>
<td>Inductor, Shielded, Ferrite, 33 µH, 1.2 A, 0.121 ohm, SMD</td>
<td>8x4.5x8mm</td>
</tr>
<tr>
<td>22</td>
<td>R1, R4, R20</td>
<td>3</td>
<td>100k</td>
<td>CRCW0603100KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 100 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>23</td>
<td>R2</td>
<td>1</td>
<td>511k</td>
<td>CRCW0603511KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 511 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>24</td>
<td>R3, R6</td>
<td>2</td>
<td>715k</td>
<td>CRCW0603715KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 715 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>25</td>
<td>R5</td>
<td>1</td>
<td>165k</td>
<td>CRCW0603165KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 165 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>26</td>
<td>R7</td>
<td>1</td>
<td>226k</td>
<td>CRCW0603226KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 226 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>27</td>
<td>R8, R12</td>
<td>2</td>
<td>43.2k</td>
<td>CRCW060343K2KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 43.2 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>28</td>
<td>R9, R13, R19</td>
<td>3</td>
<td>20.0k</td>
<td>CRCW060320K0KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 20.0 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>29</td>
<td>R10, R16</td>
<td>2</td>
<td>10.0k</td>
<td>CRCW060310K0KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 10.0 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>30</td>
<td>R11</td>
<td>1</td>
<td>40.2k</td>
<td>CRCW060340K2KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 40.2 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>31</td>
<td>R14, R18</td>
<td>2</td>
<td>30.1k</td>
<td>CRCW060330K1KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 30.1 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>32</td>
<td>R15</td>
<td>1</td>
<td>6.04k</td>
<td>CRCW060360K04KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 6.04 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>33</td>
<td>R17</td>
<td>1</td>
<td>1.5k</td>
<td>CRCW060315K1KFKEA</td>
<td>Vishay-Dale</td>
<td>RES, 1.5 k, 1%, 0.1 W, 0603</td>
<td>0603</td>
</tr>
<tr>
<td>34</td>
<td>S1</td>
<td>1</td>
<td></td>
<td>SKRKAAE010</td>
<td>Alps</td>
<td>Switch, Push Button, SMD</td>
<td>2.9x2x3.9mm SMD</td>
</tr>
<tr>
<td>35</td>
<td>TP1, TP2</td>
<td>2</td>
<td>5019</td>
<td></td>
<td>Keystone</td>
<td>Test Point, Miniature, SMT</td>
<td>Test Point, Miniature, SMT</td>
</tr>
<tr>
<td>36</td>
<td>U1</td>
<td>1</td>
<td></td>
<td>LM5160DNTR</td>
<td>Texas Instruments</td>
<td>Wide Input 65V, 1.5A Synchronous Step-Down DC-DC Converter, DNT0012B</td>
<td>DNT0012B</td>
</tr>
<tr>
<td>37</td>
<td>U2</td>
<td>1</td>
<td></td>
<td>TPS26600PWR</td>
<td>Texas Instruments</td>
<td>4.5V-55V, 0.15A-2A, 150mOhm Industrial eFuse, PWP0016D</td>
<td>PWP0016D</td>
</tr>
<tr>
<td>38</td>
<td>U3</td>
<td>1</td>
<td></td>
<td>LM5002SD/NOPB</td>
<td>Texas Instruments</td>
<td>High Voltage Switch Mode Regulator, 8-pin LLP, Pb-Free</td>
<td>SDC08A</td>
</tr>
<tr>
<td>39</td>
<td>C16</td>
<td>0</td>
<td>0.1uF</td>
<td>GRM21BR72A104KAC4L</td>
<td>MuRata</td>
<td>CAP, CERM, 0.1 µF, 100 V, +/-10%, X7R, 0805</td>
<td>0805</td>
</tr>
<tr>
<td>40</td>
<td>D3</td>
<td>0</td>
<td>51V</td>
<td>SMAJ51CA</td>
<td>Littelfuse</td>
<td>Diode, TVS, Bi, 51 V, 400 W, SMA</td>
<td>SMA</td>
</tr>
<tr>
<td>41</td>
<td>FID1, FID2, FID3</td>
<td>0</td>
<td></td>
<td>N/A</td>
<td>N/A</td>
<td>Fiducial mark. There is nothing to buy or mount.</td>
<td>Fiducial</td>
</tr>
</tbody>
</table>
5.3 **PCB Layout Recommendations**

5.3.1 **Layout Prints**
To download the layer plots, see the design files at TIDA-03031.

5.4 **Altium Project**
To download the Altium project files, see the design files at TIDA-03031.

5.5 **Gerber Files**
To download the Gerber files, see the design files at TIDA-03031.

5.6 **Assembly Drawings**
To download the assembly drawings, see the design files at TIDA-03031.

6 **About the Author**

VENKATA NANDAM is systems application engineer at Texas Instruments, where he is responsible for supporting eFuse system solutions. He has eight years of broad experience in power management products development and application support. He earned his master’s degree in electrical engineering from the Indian Institute of Technology, Kharagpur, INDIA.
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (‘TI’) reference designs are solely intended to assist designers (‘Designer(s)’) who are developing systems that incorporate TI products. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.

TI's provision of reference designs and any other technical, applications or design advice, quality characterization, reliability data or other information or services does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such reference designs or other items.

TI reserves the right to make corrections, enhancements, improvements and other changes to its reference designs and other items. Designer understands and agrees that Designer remains responsible for using its independent analysis, evaluation and judgment in designing Designer's systems and products, and has full and exclusive responsibility to assure the safety of its products and compliance of its products (and of all TI products used in or for such Designer’s products) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any systems that include TI products, Designer will thoroughly test such systems and the functionality of such TI products as used in such systems. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

Designers are authorized to use, copy and modify any individual TI reference design only in connection with the development of end products that include the TI product(s) identified in that reference design. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of the reference design or other items described above may require a license from a third party under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS AND OTHER ITEMS DESCRIBED ABOVE ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNERS AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS AS DESCRIBED IN A TI REFERENCE DESIGN OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

TI's standard terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products. Additional terms may apply to the use or sale of other types of TI products and services. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated