**Description**

Low-voltage, high-speed drives and low-inductance brushless motors require higher inverter switching frequencies in the range of 40 kHz to 100 kHz to minimize losses and torque ripple in the motor. The TIDA-00909 reference design achieves this by using a three-phase inverter with three 80 V, 10-A half-bridge GaN power modules (LMG5200) and uses shunt-based phase-current sensing. Gallium nitride (GaN) transistors can switch much faster than silicon field-effect transistors (FETs) and integrating the GaN FET and driver in the same package reduces parasitic inductances and optimizes switching performance to reduce losses, thus allowing the designer to downsize or eliminate the heatsink. The TIDA-00909 offers a TI BoosterPack™ Plug-in Module with a compatible interface to connect to a C2000™ MCU LaunchPad™ Development Kit for easy performance evaluation.

**Features**

- Three-Phase GaN Inverter With Wide-Input Voltage Range 12 V to 60 V and 7 A_{RMS} per 10-A Peak Output Current; Tested up to 100-kHz PWM
- GaN Power Stage With Greatly-Reduced Switching Losses Allows High PWM Switching Frequencies With Peak Efficiency up to 98.5% at 100-kHz PWM
- LMG5200 GaN Half-Bridge Power Stage Simplifies PCB Layout and Reduces Parasitic Inductances for Optimized Switching Performance; Less than 2-ns Rise and Fall Time
- Very-Low Switch Node Voltage Overshoot and Undershoot With Very-Low 12.5-ns Deadband Minimizes Phase-Voltage Ringing and reduces Phase-Voltage Distortions and EMI
- Precision Shunt-Based, Phase-Current Sensing With High Accuracy (0.1%)
- TI BoosterPack™ Compatible Interface With 3.3-V I/O for Easy Performance Evaluation With C2000™ MCU LaunchPad™ Development Kit

**Applications**

- Servo Drives and Motion Control
- Computer Numerical Control (CNC) Drives
- Manufacturing Robots
- Service Robots
- Non-Military Drones
1 System Overview

1.1 System Description

Low-voltage brushless AC or DC motors with low stator inductance and high-speed brushless AC or DC motors such as those used in precision applications like servo drives, CNC machines and service robots, or non-military drones require higher inverter switching frequencies in the range of 40 kHz to 100 kHz to minimize losses and torque ripple within the motor or to avoid electromagnetic interference such as with ultrasonic sensors.

The phase current ripple is inversely proportional to the pulse width modulation (PWM) switching frequency. The phase current ripple contributes to motor losses, which reduce the efficiency of the motor and increase the temperature of the motor. These losses are especially present in motor-integrated power electronics such as 48-V servo drives or 48-V, battery-operated, multi-axis drives used service robots, where any additional motor losses limit the maximum power of the device over the rated operating temperature range.

For precision servo drives, which require high position accuracy, a torque ripple can have a negative impact on static position accuracy. The motor phase-current ripple must be reduced to reduce the torque ripple for a given motor, which can be achieved by increasing the inverter PWM switching frequency.

Non-military drones, such as quadcopters, typically employ four high-speed synchronous motors to drive the propeller speed. Ultrasonic sensors are often used for collision avoidance, landing assist, and operate up to 40 kHz and force the inverter switching frequency to 40 kHz and above.

Alternatively, the inverter losses increase with the switching frequency. With a traditional low-voltage 48-V Si-FET inverter, the switching losses at 40-kHz PWM may already be significantly higher than the conduction losses and hence dominate the overall power losses. A larger heat sink is required to dissipate the excess heat; however, this increases system cost, weight, and space.

The solution to the problem is to use GaN FETs, which have several advantages over Si-FETs. Table 1 shows an overview.

Table 1. Comparison of Silicon MOSFET and TI GaN FET (HEMT)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SI-FET</th>
<th>TI GaN (HEMT)</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device structure</td>
<td>Vertical</td>
<td>Lateral</td>
<td>The TI GaN FET and driver are in the same package, which reduces parasitic inductances and optimizes switching performance</td>
</tr>
<tr>
<td>Rds.on, area metric</td>
<td>&gt; 10 mΩ-cm²</td>
<td>5 mΩ-cm² to 8 mΩ-cm²</td>
<td>Lower conduction losses</td>
</tr>
<tr>
<td>SGate charge QG</td>
<td>≈4 nC-Ω</td>
<td>≈1 nC-Ω to 1.5 nC-Ω</td>
<td>Reduces gate driver losses and enables faster switching, lower switching losses, and lower deadband distortions</td>
</tr>
<tr>
<td>Output charge QOSS</td>
<td>≈25 nC-Ω</td>
<td>=5 nC-Ω</td>
<td>Lower output capacitance enables faster switching speeds and reduces switch charging losses</td>
</tr>
<tr>
<td>Reverse recovery QRR</td>
<td>=2 μC-Ω to 15μC-Ω</td>
<td>—</td>
<td>Zero reverse-recovery enables efficient half-bridge inverters and reduces or eliminates ringing in hard switching</td>
</tr>
</tbody>
</table>

Gallium nitride (GaN) transistors can switch much faster than silicon MOSFETs, which allows the potential to achieve lower switching losses. However, at high slew rates, certain package types can limit GaN FET switching performance. Integrating the GaN FET and driver in the same package reduces parasitic inductances and optimizes switching performance. For more details refer to the *Gallium Nitride (GaN) Solutions* overview page [4] and the REF33xx Datasheet [5].
The TIDA-00909 TI Design realizes a B6 inverter topology with three 80-V, 10-A half-bridge GaN power modules LMG5200. The LMG5200 device integrates the driver and two 80-V GaN FETs in a 6×8-mm QFN package, which is optimized for extremely-low-gate loop and power loop impedance [4]. The inputs are 3-V complementary metal-oxide-semiconductor (CMOS) and 5-V transistor-transistor logic (TTL) compatible and can be directly interfaced to a host processor like a C2000™ MCU. Figure 1 shows a simplified block diagram.

For precision phase-current measurements with high linearity, the TIDA-00909 TI Design employs a phase current shunt and a differential, precision current-sense amplifier INA240 with a high common mode and high-AC common-mode transient immunity. This high common-mode transient immunity is due to the integrated PWM rejection from the INA240 device. For more details on non-isolated, precision phase-current sensing refer to the TIDA-00913 reference design [6].

Onboard power management provides a 5-V rail to supply the LMG5200 gate driver and 3.3-V band-gap reference as well as a 3.3-V rail for the INA240 current sense amplifiers and temperature switch.

The TIDA-00909 offers a TI BoosterPack™ Plug-in Module, which is a compatible interface to connect to a C2000 MCU LaunchPad™ Development Kit for easy performance evaluation.

1.2 Key System-Level Specifications

Table 2 provides the key specifications of the TIDA-00909 high-switching frequency, three-phase GaN inverter reference design. The TIDA-00909 design is compliant to the TI BoosterPack 40-pin standard (www.ti.com/byob).
The TIDA-00909 board can be directly connected to a C2000 LaunchPad to either the first 40-pin instance (J1–J3 and J4–J2) or the second 40-pin instance (J5–J7 and J8–J6). A jumper option is provided on the TIDA-00909 to power the LaunchPad with 3.3 V. Table 3 and Table 4 introduce the TIDA-00909 pin assignment.

### Table 2. Three-Phase Inverter Key Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TYPICAL VALUE</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC input voltage</td>
<td>48 V (12 V to 60 V)</td>
<td>80-V absolute max</td>
</tr>
<tr>
<td>Maximum three-phase output current</td>
<td>$7A_{\text{RMS}}$ (10-A peak) per phase</td>
<td>Refer to Figure 62 for maximum three-phase output current versus ambient temperature with natural convection</td>
</tr>
<tr>
<td>Maximum input power</td>
<td>400 W (at 48 V)</td>
<td>—</td>
</tr>
<tr>
<td>Power FET type</td>
<td>GaN technology</td>
<td>Half-bridge power module with integrated high-side and low-side gate drivers (LMG5200)</td>
</tr>
<tr>
<td>PWM switching frequency</td>
<td>40 kHz to 100 kHz</td>
<td>—</td>
</tr>
<tr>
<td>PWM deadband</td>
<td>12.5 ns</td>
<td>—</td>
</tr>
<tr>
<td>Maximum efficiency at 100-kHz PWM</td>
<td>98.5%</td>
<td>At 400-W input power</td>
</tr>
<tr>
<td>Phase currents sense and amplifier</td>
<td>5-mΩ shunt per INA240</td>
<td>Differential, non-isolated current sense amplifier with 20 V/V and enhanced PWM rejection (INA240)(^{(1)})</td>
</tr>
<tr>
<td>Phase current maximum range</td>
<td>±16.5 A</td>
<td>Scaled to 0 V to 3.3 V; inverted with 1.65-V bias</td>
</tr>
<tr>
<td>Phase current accuracy (−25°C to 85°C)</td>
<td>±0.5% (uncalibrated), ±0.1% (calibrated)</td>
<td>Over nominal range ±10 A; one-time calibration of offset and gain at 25°C</td>
</tr>
<tr>
<td>EMI input and output filter</td>
<td>External</td>
<td>—</td>
</tr>
<tr>
<td>PCB layer stack</td>
<td>Four-layer, 70-μm copper</td>
<td>—</td>
</tr>
<tr>
<td>PCB size</td>
<td>53.4 mm × 78.9 mm</td>
<td>Dimensions in mil: 2105 mil × 3107 mil</td>
</tr>
<tr>
<td>Temperature range</td>
<td>−40°C to 85°C</td>
<td>Refer to Figure 62 for maximum three-phase output current versus ambient temperature with natural convection</td>
</tr>
<tr>
<td>PCB overtemperature alert</td>
<td>&gt; 85°C</td>
<td>Configurable from 70°C to 85°C (TMP302B)</td>
</tr>
<tr>
<td>Interface-to-host processor</td>
<td>TI BoosterPack™ compatible</td>
<td>Refer to Table 3 and Table 4 for pin assignment</td>
</tr>
<tr>
<td>3.3-V supply current for LaunchPad™</td>
<td>300 mA or 500 mA (max), see Section 2.2</td>
<td>Jumper option (J3) to provide 3.3-V supply for C2000™ MCU LaunchPad™</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Inverted phase current output voltage for optimized layout

### Table 3. Interface Specification – Header J1

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>I/O (3.3 V)</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>I/O (3.3 V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>J1-1</td>
<td>3.3-V supply (optional)</td>
<td>O or NC (jumper selectable)</td>
<td>J1-2</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J1-3</td>
<td>NC</td>
<td>—</td>
<td>J1-4</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>J1-5</td>
<td>NC</td>
<td>—</td>
<td>J1-6</td>
<td>VDC</td>
<td>O (0 V to 3.3 V)(^{(1)})</td>
</tr>
<tr>
<td>J1-7</td>
<td>NC</td>
<td>—</td>
<td>J1-8</td>
<td>VA</td>
<td>O (0 V to 3.3 V)(^{(1)})</td>
</tr>
<tr>
<td>J1-9</td>
<td>NC</td>
<td>—</td>
<td>J1-10</td>
<td>VB</td>
<td>O (0 V to 3.3 V)(^{(1)})</td>
</tr>
<tr>
<td>J1-11</td>
<td>VREF</td>
<td>O (3.3 V, 10 ppm)</td>
<td>J1-12</td>
<td>VC</td>
<td>O (0 V to 3.3 V)(^{(1)})</td>
</tr>
<tr>
<td>J1-13</td>
<td>NC</td>
<td>—</td>
<td>J1-14</td>
<td>IA</td>
<td>O (0 V to 3.3 V)</td>
</tr>
<tr>
<td>J1-15</td>
<td>NC</td>
<td>—</td>
<td>J1-16</td>
<td>IB</td>
<td>O (0 V to 3.3 V)</td>
</tr>
<tr>
<td>J1-17</td>
<td>NC</td>
<td>—</td>
<td>J1-18</td>
<td>IC</td>
<td>O (0 V to 3.3 V)</td>
</tr>
<tr>
<td>J1-19</td>
<td>NC</td>
<td>—</td>
<td>J1-20</td>
<td>VREF</td>
<td>O (3.3 V, 10 ppm/K)</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Overvoltage protection with Schottky diodes ensures output voltage remains below 3.6 V
### Table 4. Interface Specification – Header J2

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>I/O (3.3 V)</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>I/O (3.3 V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>J2-1</td>
<td>PWM A (high-side)</td>
<td>I (10k PD)</td>
<td>J2-2</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>J2-3</td>
<td>PWM A (low-side)</td>
<td>I (10k PD)</td>
<td>J2-4</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-5</td>
<td>PWM B (high-side)</td>
<td>I (10k PD)</td>
<td>J2-6</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-7</td>
<td>PWM B (low-side)</td>
<td>I (10k PD)</td>
<td>J2-8</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-9</td>
<td>PWM C (high-side)</td>
<td>I (10k PD)</td>
<td>J2-10</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-11</td>
<td>PWM C (low-side)</td>
<td>I (10k PD)</td>
<td>J2-12</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-13</td>
<td>/PCB OT alert</td>
<td>O (open drain, 10k PU)</td>
<td>J2-14</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-15</td>
<td>NC</td>
<td>—</td>
<td>J2-16</td>
<td>/PWM enable (active low)</td>
<td>I (10k PU)</td>
</tr>
<tr>
<td>J2-17</td>
<td>NC</td>
<td>—</td>
<td>J2-18</td>
<td>NC</td>
<td>—</td>
</tr>
<tr>
<td>J2-19</td>
<td>NC</td>
<td>—</td>
<td>J2-20</td>
<td>NC</td>
<td>—</td>
</tr>
</tbody>
</table>

### 1.3 Block Diagram

Figure 2 shows the system block diagram of the three-phase GaN inverter with the TIDA-00909 device indicated in the red-dotted box.

The TIDA-00909 three-phase inverter accepts input DC voltages from 12-V to 60-V DC, the nominal DC input voltage is 48 V. LM5018, a wide-input voltage range DC-DC converter, generates the 5-V rail to supply the LMG5200 gate driver and the 3.3-V band-gap reference and a 3.3-V low-dropout regulator (LDO) supplies the current sense amplifier, input buffer, and temperature switch.
Each of the three inverter half-bridges employ an integrated 80-V, 10-A GaN half-bridge module (LMG5200), a 5-mΩ phase current shunt, and a differential current sense amplifier (INA240) with a gain of 20 V/V and a midpoint voltage of 1.65 V, which is set by the 3.3-V reference (VREF3333). A temperature switch monitors the printed-circuit board (PCB) temperature close to the GaN power module.

The TIDA-00909 interface connector-to-host processor provides the PWM high- and low-side input signals, the phase current sense amplifier output voltage, and the scaled, low-pass filtered phase voltage for each of the three phases. The PWM signals are buffered. A PWM enable signal (active low) allows the host processor to enable and disable all three complementary PWM signals simultaneously through the onboard buffer. The interface connector also provides the scaled DC-link voltage as well as a PCB overtemperature alert (active low).

The three-phase motor is connected to the three-phase motor terminal. An optional electromagnetic interference (EMI) filter can be added for slew rate reduction, as explained in Section 2.1.3.

The C2000 MCU LaunchPad with the TMS320F28069M device is connected to the TIDA-00909 device and implements a sensorless, speed-variable, field-oriented control of a synchronous motor using the InstaSPIN-FOC™ software. A binary example firmware for the TMS320F28069M device on the InstaSPIN-MOTION™ LaunchPad has been provided to evaluate the TIDA-00909 design with a 48-V low-voltage servo motor (http://www.ti.com/tool/lvservomtr).

1.4 Highlighted Products

The TIDA-00909 reference design features the following key devices from Texas Instruments.

1.4.1 LMG5200

The LMG5200 80-V GaN half-bridge power stage provides an integrated power stage solution using enhancement-mode Gallium Nitride (GaN) FETs. The device consists of two GaN FETs driven by one high-frequency GaN FET driver in a half-bridge configuration, as Figure 3 shows.

![Figure 3. LMG5200 Functional Block Diagram](https://www.ti.com/lit/ds/symlink/lmg5200.pdf)
GaN FETs provide significant advantages for power conversion as they have near-zero reverse recovery and very-small input capacitance \( C_{ISS} \). The LMG5200 is mounted on a completely bond-wire-free package platform with minimized package parasitic elements. The LMG5200 device is available in a 6×8×2-mm lead-free package and can be easily mounted on PCBs. The LMG5200 reduces the board requirements for maintaining clearance and creepage requirements for medium-voltage GaN applications while minimizing the loop inductances to ensure fast switching. The LMG5200 is specified over the extended operating temperature range (–40°C to +125°C).

Table 5 lists the features and benefits of the LMG5200 device.

<table>
<thead>
<tr>
<th>FEATURES</th>
<th>BENEFITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Integrated high-side and low-side GaN driver and 80-V GaN FETs; 14-mΩ devices for 10-A DC operation</td>
<td>Enables up to 60-V DC, three-phase inverter with 7-A(_{\text{rms}}) phase current at 100-kHz high-switching frequency for low inductance and high-speed drives</td>
</tr>
<tr>
<td>Integrated 80-V, 14-mΩ, GaN FETs and GaN driver with completely bond-wire-free package</td>
<td>Minimized package parasitic elements enable ultra-fast switching for reduced switching losses to reduce or eliminate heatsink</td>
</tr>
<tr>
<td>GaN FETs have zero reverse recovery (third quadrant operation) and very-small input capacitance ( C_{ISS} )</td>
<td>Reduce or eliminates ringing in hard switching, which reduces EMI; very low overshoot and undershoot allows higher nominal DC-link voltage than Si-FET for same max rated voltage</td>
</tr>
<tr>
<td>Excellent propagation delay matching (2-ns FETs)</td>
<td>Enables ultra-low deadband per half-bridge for major reduction of switching losses in three-phase inverter applications</td>
</tr>
<tr>
<td>Independent high-side and low-side TTL inputs</td>
<td>Direct PWM interface to 3.3-V MCU</td>
</tr>
<tr>
<td>Single 5-V gate driver supply with bootstrap voltage clamping and undervoltage lockout</td>
<td>Ease power management; UVLO ensures simultaneous shutdown of high-side and low-side GaN FET in case of gate driver undervoltage</td>
</tr>
<tr>
<td>LMG5200 optimized pinout</td>
<td>Simple PCB layout with minimum inductance for reduced switching losses</td>
</tr>
</tbody>
</table>

### 1.4.2 INA240

The INA240 is a voltage-output, current-sense amplifier with enhanced PWM rejection which can sense drops across shunt resistors over a wide common-mode voltage range from –4 V to 80 V, independent of the supply voltage. (see Figure 4) Enhanced PWM rejection provides high levels of suppression for large common-mode transients (\( \Delta V/\Delta t \)) in systems that use pulse-width modulation (PWM) signals such as three-phase inverters in motor drives. This feature allows for accurate current measurements without large transients and associated recovery ripple on the output voltage.

This device operates from a single 2.7-V to 5.5-V power supply, drawing a maximum of 2.4 mA of supply current. Four fixed gains are available: 20 V/V, 50 V/V, 100 V/V, and 200 V/V. The low offset of the zero-drift architecture enables current sensing with maximum drops across the shunt as low as 10-mV full-scale. All versions are specified over the extended operating temperature range (–40°C to +125°C), and are offered in an 8-pin TSSOP package.
Table 6 lists the features and benefits of the INA240 amplifier.

<table>
<thead>
<tr>
<th>FEATURES</th>
<th>BENEFITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fast-transient, common-mode, voltage input</td>
<td>Enables non-isolated, shunt-based, precision-phase-current measurement with three-phase inverters with a high-switching frequency of 40 kHz and above</td>
</tr>
<tr>
<td>filtering (enhanced PWM rejection) and high AC CMRR: 93 dB at 50 kHz and 132-dB DC CMRR</td>
<td></td>
</tr>
<tr>
<td>Wide common-mode input voltage range: −4 V to 80 V</td>
<td>Provides sufficient headroom for transient overvoltage and undervoltage in three-phase inverters with 48-V to 60-V DC link voltage</td>
</tr>
<tr>
<td>Low offset voltage ($V_{OS} = \pm 25 \mu V$) and low gain error (0.2%)</td>
<td>Low offset and gain error enables accurate current sensing without calibration</td>
</tr>
<tr>
<td>Low offset voltage drift (0.25 µV/°C) and gain error drift (2.5 ppm/°C)</td>
<td>Ultra-low offset and gain error drift allows highly-accurate current sensing over entire temperature range without temperature-dependent calibration</td>
</tr>
<tr>
<td>400-kHz signal bandwidth</td>
<td>High signal bandwidth supports low-latency phase current measurement of high-speed motors as well as low latency detection of high-current transients such as during a short-circuit event</td>
</tr>
<tr>
<td>Integrated output, midpoint voltage, reference voltage divider</td>
<td>Allows using an external ADC reference to set the INA240 midpoint voltage to half of the ADC reference voltage, which eliminates any offset generated by the ADC reference voltage drift</td>
</tr>
<tr>
<td>Integrated precision-gain-setting resistors</td>
<td>Very-low offset drift, easier PCB layout, and reduced BOM furry</td>
</tr>
</tbody>
</table>

1.4.3 **LM5018/LM5017**

The LM5018 is a 100-V, 300-mA synchronous step-down regulator with integrated high-side and low-side MOSFETs. The LM5018 device is available in WSON-8 and HSOP PowerPAD™-8 plastic integrated circuit packages. The LM5017 is a drop-in compatible version for a 600-mA supply current.

Table 7 lists the features and benefits of the LM5018 regulator.

<table>
<thead>
<tr>
<th>FEATURES</th>
<th>BENEFITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Wide 7.5-V to 100-V input range</td>
<td>Allows use for point-of-load for three-phase inverters with wide-input DC-link voltage from 12 V to 80 V</td>
</tr>
<tr>
<td>Integrated 100-V high-side and low-side switches</td>
<td>Reduced BOM cost, easier layout</td>
</tr>
<tr>
<td>Constant on-time (COT) control scheme employed in the LM5018</td>
<td>No loop compensation required, provides excellent transient response, and enables very-high step-down ratios, such as 48 V to 5 V used in the TIDA-00909 design</td>
</tr>
<tr>
<td>Integrated peak-current limit circuit and thermal shutdown</td>
<td>Protects against overload conditions</td>
</tr>
</tbody>
</table>

For more information on each of these devices, see their respective product folders at [www.ti.com](http://www.ti.com) or click on the links for the product folders on the first page of this reference design under the Resources section.
2 System Design Theory

2.1 Three-Phase GaN Inverter Power Stage

The three-phase GaN inverter is realized with three LMG5200 GaN half-bridge power modules. A bulk capacitor of 220 µF is used to buffer the 48-V DC input. The PCB employs two separated ground planes: the power ground (PGND) and the logic or analog ground (GND). Both ground planes are connected in a star configuration through a net tie and two optional 0-Ω resistors to minimize the crosstalk of high-switching frequency currents in the power ground plane into the logic plane.

2.1.1 LMG5200 GaN Half-Bridge Power Stage

The LMG5200 80-V GaN half-bridge power stage provides an integrated and easy-to-use power stage solution using enhancement-mode Gallium Nitride (GaN) FETs. The device consists of two GaN FETs driven by one high-frequency GaN FET driver in a half-bridge configuration. GaN FETs provide significant advantages for power conversion as they have near-zero reverse recovery and very small input capacitance CISS. The LMG5200 is mounted on a completely bond-wire-free package platform with minimized package parasitic elements. The PCB space is further reduced due to high integration and the fact that only a few additional passive components are required. Figure 5 shows the schematic of one half-bridge.

Figure 5. Schematic of Half-Bridge Power Stage for Phase A

Due to the high integration of the LMG5200 power stage, very few passive components are required. The 48-V DC-link voltage is connected between the LMG5200 VIN pin and referenced to the power ground (PGND) pin. Local ceramic bypass capacitors C4 (100 nF) and C5, C6, and C7 (each 3.3 µF) are placed in parallel close between the VIN and PGND pins to minimize loop inductance. C6 and C7 are optional and not required for normal operation, as the Test Results outline in Section 4.2.3. The Layout Recommendations in Section 5.3.1 outline the optimized layout for low EMI.

The LMG5200 integrated gate driver is supplied with 5 V. A 2.2-µF ceramic bypass capacitor C3 is placed close to the VCC pin and AGND pin. The series resistor R3 has been placed for testing and debugging such as current consumption measurement and was set to 0 Ω for the final board. Sequencing is not required for the 5 V at VCC and the 48 V at VIN, neither during the power up or power down of the input DC voltage.
The complementary PWM signals for the high-side and low-side switch from the MCU are low-pass filtered with R5/C14 and R6/C16 and reject high-frequency impulse noise to avoid false switching. The 100-n ceramic bootstrap capacitor C13 is placed close to the HB (high-side, gate-driver bootstrap rail) and HS (high-side, GaN-FET source connection) pins. The SW (switch node) pin is connected to the motor phase-A terminal through a series inline shunt for phase current sensing, which Section 2.2 outlines.

2.1.2 Power-Stage PCB Overtemperature Switch

To sense an overtemperature event with the PCB power stage, the TMP302 family of temperature switch devices has been selected as it offers trip-point accuracy of ±0.2°C from +40°C to +125° and pin-selectable trip points from 55°C to 125°C in 5°C steps with an optional 5°C or 10°C hysteresis. The TMP302B micro-package temperature switch has been chosen and placed closed to the LMG5200 half-bridge module (see the schematic in Figure 6). The TMP302B switch is configured to trip above 85°C by pulling up the TMP302B TRIPSET0 and TRIPSET1 pins to 3.3 V. The hysteresis is set to 5°C by pulling the HYSTSET pin down to GND. The /OT pin is an open-drain and has a 10-k pullup to 3.3 V. An overtemperature event is indicated through the /OT pin set low. The TMP302B switch is connected to the 3.3-V rail and logic GND, but placed very close to the power ground plane of the phase-A half-bridge.

2.1.3 Optional Output LCR EMI Filter

Phase voltage transients higher than specified for the corresponding motor may deteriorate the winding insulation. Typical motor isolation ratings are below 10 kV/µs. Due to the very-high slew rate of the TIDA-00909 GaN inverter of around 50 V/ns, an output LCR EMI filter may be added in series to each phase terminal to reduce the slew rate at the motor phase terminals, respectively. Figure 7 shows the topology of the output LCR filter applicable to each phase.
The EMI LCR filter components have been calculated based on the nominal specification of the inverter:

- DC-link voltage (V DC): 48 V
- Peak phase current (I_{\text{PEAK}}): 10 A
- Minimum PWM on-time and off-time (t_{\text{ON-MIN}}): 100 ns
- GaN inverter slew rate: \approx 50 V/ns
- Slew rate at motor terminals (dV/dt): \approx 5 V/ns

In the first step the capacitor C1, L1, and R1 were roughly approximated per Equation 1 to Equation 3:

\[ C_1 \geq \frac{I_{\text{PEAK}}}{dV / dt} = 2 \text{nF} \]  
\[ L_1 \leq \left( \frac{t_{\text{ON-MIN}}}{2 \times \pi} \right)^2 \times \frac{1}{C_1} \approx 138 \text{nH} \]  
\[ R_1 \geq \frac{L_1}{\sqrt{C_1}} \approx 8.3 \Omega \]

In the second step the components were optimized with TINA-TI™ Spice simulation software while also considering the availability of suitable inductors in the 100-nH range. Figure 8 shows a TINA-TI Spice simulation with the selected passive components:

\[ L_1 = 120 \text{nH}, R_1 = 12.5 \Omega, \text{and } C_1 = 3.3 \text{pF}. \]

![Figure 8. TINA-TI™ Spice Simulation of EMI Output Filter](image)

The peak current through the damping resistors R1 is around 4 A and the power dissipation at 100-kHz PWM is around 150 mW. Figure 9 shows the schematic and Table 8 shows the bill of materials (BOM).
2.2 In-Line Shunt Precision-Phase Current Sensing With INA240

The phase current in each phase is measured inline through a 5-mΩ shunt, for example R5 for phase A, as Figure 10 shows. R55 is directly connected to the switch node output (SW pin) of the LMG5200 device. The shunt is connected through a Kelvin connection and optional, differential RC low-pass filter (R57, R56, and C52) to the differential inputs IN+ and IN– of the INA240A1 device. In this design, the low-pass filter is not required and the two series resistors have been selected as 0 Ω and the capacitor C52 has not been populated on all three phases. The INA240A1 device has a fixed gain of 20 V/V. To convert the bipolar input voltage across the shunt into a unipolar output voltage that is suitable for an ADC with a 3.3-V input voltage range, the mid voltage of the INA240A1 (U8) is set to 1.65 V. To achieve this conversion, a precision, low-drift 3.3-V reference REF3333 is connected through an optional RC low-pass filter (R60 and C53) to the REF1 pin. The REF2 pin is connected to GND. In the default setting of the TIDA-00909 design, the low-pass filter is not used and R60 is set to 0 Ω, which is the same on the other two phases. An internal, precision divide-by-2 function in the INA240 device creates a precision, ultra-low drift, 1.65-V bias voltage at the INA240 OUT pin. The transfer function can be calculated as per Equation 4:

\[ V_A [V] = (-IL_A [A] \times 5 \text{ mΩ}) \times 20 \left[ \frac{V}{V} \right] + 1.65 \text{ V} \] (4)
Note that the phase current direction is actually inverted for the purposes of having an optimized layout. The maximum phase current range is from –16.5 A to 16.5 A. The corresponding output voltage ranges from 0 V to 3.3 V with 1.65 V representing a 0-A phase current.

**Figure 10. Schematic of Inline Phase-Current Sense Solution for Phase A**

For more details on designing with the INA240 device, refer to the [TIDA-00913 TI Design](#) [6].

### 2.3 Phase Voltage and DC Input Voltage Sensing

The phase voltage for each phase and the DC link voltage, which is equal to the input voltage, are sensed through a resistor divider. **Figure 11** shows an example of this for the DC-link voltage (R56, R59) with a low-pass filter (C51) to attenuate the PWM carrier frequency. The phase voltage is scaled to 3.3 V, assuming an absolute maximum voltage of 80 V according to Equation 5:

\[ V_{A} [V] = V_{-A} [V] \times \frac{1}{24.7} \]  

(5)

The cut-off frequency (f – 3 dB) of the low-pass filter has been set to 1 kHz, which provides around 32 dB of attenuation to reject a 40-kHz PWM carrier frequency and 40 dB for a 100-kHz PWM carrier frequency. The DC-link voltage is sensed through the same resistor divider (see **Figure 11**) and low-pass filter to ensure all voltages have the same transient response and delay.

**Figure 11. Schematic of DC-Link Voltage Sense**
2.4 Interface-to-Host MCU

The interface-to-host processor, such as the C2000™ MCU, is compliant to a 3.3-V I/O and provides all the required signals like the complementary PWM signals for phase A, B, and C; a PWM trip and disable signal; as well as accurate phase current, phase voltage, and DC-link voltage feedback to control the three-phase GaN inverter. Additional feedback signals, like the overtemperature trip (/OT), further help to protect the three-phase GaN power stage.

To allow quick and easy evaluation with a C2000 MCU, the TIDA-00909 host-processor interface headers are TI BoosterPack compatible. The TIDA-00909 fits both upper and lower headers of an 80-pin C2000 MCU LaunchPad, like the LAUNCHXL-F28069M. Additionally, the TIDA-00909 host interface offers the option to provide the 3.3-V rail to power the C2000 LaunchPad, too. This option ensures proper power-up sequencing of the entire system. The details of the pin assignment are outlined in Section 1.2 in Table 3 and Table 4, respectively.

Figure 12 shows the schematic of the host port interface.

All eight analog feedback signals ($I_A$, $I_B$, $I_C$, $V_A$, $V_B$, $V_C$, $V_{DC}$, and $V_{REF}$) include an RF filter with a high enough capacitor of 2200 pF to drive the switched-capacitor ADC input embedded in the C2000 MCU. The capacitors are a magnitude of 1000 larger than the integrated switched capacitor in the ADC of a C2000 Piccolo MCU. This magnitude properly ensures that the input signals settle to 0.1% or better, even during short sampling periods of less than 100 ns without requiring an additional buffer amplifier. The phase voltage and DC-link voltage signals have additional Schottky diodes clamped to 3.3 V to ensure the ADC input voltage remains below 3.6 V, even if a voltage higher than the 80-V input has been accidently applied to the TIDA-00909.

The complementary PWM signals are buffered through the SN74AVC8T245 8-bit dual-supply bus transceiver. During power-up, the output of the bus transceiver remains high impedance due to the 10-k pullup (R30) at the /OE pin. All PWM input and output pins on either side of the SN74AVC8T245 transceiver have pulldown resistors. These pulldown resistors ensure that the PWM signals remain low and the LMG5200 remains off if no host processor is connected or the PWM pins of the host processor are high impedance during power up or power down.
2.5 **Power Management**

The onboard power management consists of an EMI input filter, a wide-input voltage DC-DC buck converter to generate the 5-V rail, and an LDO for the 3.3-V rail.

2.5.1 **EMI Input Filter**

An input filter is used to reduce the input voltage ripple accordingly. The design follows the AN-2162 *Simple Success With Conducted EMI From DC-DC Converters* application report [10]. In the case of the TIDA-00909 design, this input filter consists of a PI-filter \((\pi)\) with the cutoff frequency around 1/10th of the switching frequency of the DC-DC converters to have 40 dB of attenuation at the DC-DC converter switching frequency of around 150 kHz. The inductor \(L_2\) is set to 33 µH, which yields a capacitor value of 3.3 µF for \(C_{42}\) (see Equation 6).

\[
fc = \frac{1}{2 \pi \sqrt{L_2 \times C_{42}}}
\]  

(6)

2.5.2 **48-V to 5-V DC-DC Converter**

The DC-DC buck converter has been designed for a nominal input voltage range from 12 V to 60 V with an input voltage capability of at least 80 V. The output voltage is set to 5 V. The DC-DC buck-converter feedback circuit has been designed for minimum output voltage ripple and at least 400 mA of output current. The power supply has been entirely designed using WEBENCH® Power Designer [8], using the following parameter specifications in Table 9:

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TYPICAL VALUE</th>
<th>MIN AND MAX VALUES</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC-link voltage</td>
<td>48 V</td>
<td>10 V or 80 V</td>
</tr>
<tr>
<td>Output voltage</td>
<td>5 V</td>
<td>±5%</td>
</tr>
<tr>
<td>Output voltage ripple</td>
<td>&lt; 50 mVpp</td>
<td>As low as possible</td>
</tr>
<tr>
<td>Output current</td>
<td>50 mA</td>
<td>≥ 300 mA</td>
</tr>
<tr>
<td>Temperature range</td>
<td>−40.85°C (125°C)</td>
<td>—</td>
</tr>
</tbody>
</table>

Using these settings, the LM5018 is the device chosen to fit the design specification. To meet the minimum ripple, the WEBENCH output ripple option for “Low O/P Ripple Solution” has been selected for the design. Figure 13 shows the proposed WEBENCH recommendation using these settings:

![Figure 13. WEBENCH® Schematics Proposal for 48-V to 5-V Power Supply With Minimum Output Voltage Ripple](image-url)
Minor changes to the WEBENCH proposals have been made in the final schematics of the TIDA-00909 design. Figure 14 shows the final passive components. Some examples of these minor changes are: An inductor L1 with higher saturation current was chosen to allow higher output current out to 600 mA by replacing the LM5018 device with the LM5017 if required. The feedback filter R40, C38, and C39 help minimize the ripple on the 5-V output rail. The undervoltage-lockout (UVLO) was set to 7.35 V by setting R43 to 100 k and R45 to 20 k and the hysteresis was set to 2 V. For details on calculating all passive components, refer to the LM5018 datasheet.

Figure 14. 48-V to 5-V DC-DC Buck Converter With Input EMI Filter

2.5.3 3.3-V Rail

For the 3.3-V rail, an LDO with at least 300-mA output current capability and high-input ripple rejection at 100 kHz was chosen (see Figure 15). The LP38691 device meets these requirements. The output bulk capacitor of 100 uF was chosen for high ripple rejection at 100 kHz, which is close to the switching frequency of the 5-V input. With the 100-µF capacitor, the ripple rejection of the LP38691 device was increased to 50 dB at 100 kHz. The jumper J6, when populated, provides the 3.3-V rail of the TIDA-00909 to also power the C2000 LaunchPad. The maximum load current is 300 mA.

Figure 15. 5-V to 3.3-V LDO
3 Getting Started Hardware and Software

3.1 TIDA-00909 PCB Overview

Figure 16. TIDA-00909 PCB – Top View

Figure 17. TIDA-00909 PCB – Bottom View
3.2 **TIDA-00909 Jumper Settings**

The TIDA-00909 employs two jumpers: The jumper J5 allows using an external 5-V supply, if desired. The default setting is J5 populated to use the onboard 5-V supply. The jumper J6, when populated, provides 3.3 V to the J1-1 interface pin to supply to the C2000 LaunchPad with 3.3 V. The maximum continuous current is 300 mA.

Table 10 shows the TIDA-00909 jumper settings.

<table>
<thead>
<tr>
<th>JUMPER</th>
<th>FUNCTION</th>
<th>POPULATED</th>
<th>NOT POPULATED</th>
</tr>
</thead>
<tbody>
<tr>
<td>J5</td>
<td>5-V supply</td>
<td>Onboard (default)</td>
<td>External 5 V</td>
</tr>
<tr>
<td>J6</td>
<td>3.3-V supply at J1-1 interface connector to</td>
<td>3.3 V (default)</td>
<td>Not connected</td>
</tr>
<tr>
<td></td>
<td>LaunchPad™</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**CAUTION**

When the jumper J3 is populated, ensure that the C2000 LaunchPad is not powered through a USB. To ensure this, remove the JP1 and JP2 jumpers on the C2000 InstaSPIN-MOTION LaunchPad.

3.3 **Interface to C2000™ InstaSPIN-MOTION™ LaunchPad™**

The TIDA-00909 interface specification is compliant to the TI BoosterPack standard. Refer to the pin assignment in Table 3 and Table 4 in Section 1.2. The TIDA-00909 board can either be connected to the C2000 InstaSPIN-MOTION LaunchPad headers J1 through J3 and J2 through J4 or to the extended headers J5 through J7 and J6 through J8.

**CAUTION**

- When connecting the TIDA-00909 to the LaunchPad, pay attention that the bottom-side solder joints do not connect to the additional jumpers and headers of the LaunchPad.
- The phase current $I_A$, $I_B$, and $I_C$ equivalent output voltage at connectors J1-14, J1-16, and J1-18 is inverted versus the DRV8301 BoosterPack.
- When J6 is populated so that TIDA-00909 provides the 3.3 V to supply the LaunchPad, ensure that the LaunchPad is not powered from a USB. To ensure this, remove the JP1 and JP2 jumpers on the InstaSPIN-MOTION LaunchPad, as Figure 18 shows.

The following Figure 18 shows the TIDA-00909 connected to the InstaSPIN-MOTION LaunchPad headers J5 through J7 and J6 through J8. Note that the TIDA-00909 powers the LaunchPad, therefore TIDA-00909 J6 is populated and the jumpers JP1 and JP2 on the LaunchPad are not populated.
Connect the DC power supply (12 V to 60 V, 48-V nominal) to the DC input voltage connector (J4) and the three-phase motor to the three-phase output voltage connector (J3). Validate that the three-phase motor can handle the high slew rates of the phase voltages during PWM switching; otherwise, consider using a low-pass LCR filter to reduce the slew rate of the phase voltage according to the requirements of the motor.

3.4 InstaSPIN-FOC™ Example Project for Teknic Servo Motor M-2310P-LN-04K

The software example is created for the InstaSPIN-MOTION LaunchPad using headers J5/J7 and J6/J8. Ensure the TIDA-00909 board is connected to the InstaSPIN-MOTION LaunchPad as the preceding Figure 18 shows.

Be sure to install the Texas Instrument's MotorWare™ software package revision 1.01.00.16 in the default install path C:\ti\MOTORWARE\motorware_1_01_00_16.

Unzip the TIDA-00909 software package for the example to the C:\ti\tida-00909\ folder.

Follow the next steps in Section 3.4.1 to create an InstaSPIN-FOC project example for the TIDA-00909 hardware connected to the InstaSPIN-MOTION LaunchPad.

3.4.1 Set up TIDA-00909 Board Specific Project Folders in MotorWare™ Software

1. Navigate to folder: C:\TITI\MOTORWARE\motorware_1_01_00_16\sw\solutions\instaspin_foc\boards.
2. Create a copy of the boostxldrv8301_revB folder in the same directory and rename it to tida00909.
3. Navigate to the folder: C:\TITI\MOTORWARE\motorware_1_01_00_16\sw\modules\hal\boards.
4. Create a copy of the boostxldrv8301_revB folder in the same directory and rename it to tida00909.
5. Copy the five sources files as provided with the TIDA-00909 software package into the tida00909 folder. The project folders are as follows:
   (a) Copy user.h and user_j5.h to the following directory: C:\TITI\MOTORWARE\motorware_1_01_00_16\sw\solutions\instaspin_foc\boards\tida00909\f28x\f2806xF\src. Note that this action replaces or overwrites the original files.
   (b) Copy hal.c and hal.h to the following directory: C:\TITI\MOTORWARE\motorware_1_01_00_16\sw\modules\hal\boards\tida00909\f28x\f2806x\src. Note that this action replaces or overwrites the original files.
   (c) Copy proj_lab02a-tida00909.c to the following directory: C:\TITI\MOTORWARE\motorware_1_01_00_16\sw\solutions\instaspin_foc\src.
3.4.2 Set up TIDA-00909 Board Specific Project With Code Composer Studio™ (CCS) Software

1. Open the Code Composer Studio™ (CCS) software, choose TIDA-00909 as the new workspace, and import the tida00909 projects from:
   `C:\TI\MOTORWARE\motorware_1_01_00_16\sw\solutions\instaspin_foc\boards\tida00909\f28x\f2806x_F\projects\ccs5`.

2. Make the `proj_lab02a` project active.

3. In the CCS Project explorer for `proj_lab02a` select the `proj_lab02a.c` C:/ source file and exclude this from the build.

4. Add the file to the project and browse to the `proj_lab02a-tida00909.c` file in the following folder:
   `C:\TI\MOTORWARE\motorware_1_01_00_16\sw\solutions\instaspin_foc\src`. In the dialog window, add the option for adding `proj_lab02a-tida00909.c` as per Figure 19 and click the OK button.

![Figure 19. Dialog Window for Step 4](image)

5. In the CCS Project explorer, open the properties of the `proj_lab02` project.
   (a) In the File menu, navigate to "Resources" → "Linked Resources", and in the dialog window click the tab on the right for linked resources, as Figure 20 shows:

![Figure 20. Dialog Window for Step 5-a](image)
(b) Select the `hal.c` file (in the "Resource Name" column) and edit the existing link (in the "Location" column) with the new link to the tida00909 project:

`MW_INSTALL_DIR\sw\modules\hal\boards\tida00909\f28x\f2806x\src\hal.c`, as Figure 21 shows:

![Figure 21. Dialog Window for Step 5-b](image)

(c) Click the OK button to close the dialog window.

6. In the CCS Project explorer open the properties of the `proj_lab02` project.

(a) In the File menu, navigate to "Build" → "C2000 Compiler" → "Include Options" to view the following options in Figure 22:

![Figure 22. Dialog Window for Step 6-a](image)
(b) Select the path highlighted `${MW_INSTALL_DIR}` and change this to
`${MW_INSTALL_DIR}/sw/modules/hal/boards/tida00909/f28x/f2806x/src/` as Figure 23 shows:

![Figure 23. Dialog Window for Step 6-b](image)

(c) Click the OK button to close the properties window.

3.4.3 Compile and Run TIDA-00909 Project Example

1. Compile the `proj_lab02a-tida00909` project and download to the TMS329F28069F target processor on
   the InstaSPIN-MOTION LaunchPad.

2. Open the InstaSPIN Projects document and Labs User’s Guide from:
   `C:\TI\MOTORWARE\motorware_1_01_00_16\docs\labs\instaspin_labs`.

3. Navigate to the Lab 2a project using InstaSPIN for the first time out of ROM on page 27 in the
   InstaSPIN Projects and Labs User’s Guide (located in
   `C:\TI\MOTORWARE\motorware_1_01_00_16\docs\labs\instaspin_labs`) and follow the instructions to
   identify and run the motor.

The default motor defined in the tida00909 project is the Teknic M-2310P-LN-04K. Refer to the InstaSPIN
Projects and Labs User’s Guide when using other motors.
Testing and Results

Table 11 lists the key test equipment. Description and pictures of the test setup for specific tests are provided in the section of the corresponding test results.

Table 11. Key Test Equipment

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>PART NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>High-speed oscilloscope</td>
<td>Tektronix TDS784C</td>
</tr>
<tr>
<td>Single-ended probes</td>
<td>Tektronix P6139A</td>
</tr>
<tr>
<td>High-speed oscilloscope</td>
<td>Tektronix MDO4104-B3</td>
</tr>
<tr>
<td>Differential probes</td>
<td>Tektronix TPD0500</td>
</tr>
<tr>
<td>Single-ended probes</td>
<td>Tektronix TPP1000</td>
</tr>
<tr>
<td>Power analyzer</td>
<td>Tektronix PA4000</td>
</tr>
<tr>
<td>Isolated current probe</td>
<td>Tektronix TCP0030</td>
</tr>
<tr>
<td>Multimeter</td>
<td>Agilent 34401A, Fluke 207</td>
</tr>
<tr>
<td>Thermal camera</td>
<td>Fluke Ti40</td>
</tr>
<tr>
<td>Adjustable power supply</td>
<td>Knuerr-Heinzinger Polaris 125-5</td>
</tr>
<tr>
<td>Adjustable power supply</td>
<td>TDK-Lamda Genesys GEN 100-33</td>
</tr>
<tr>
<td>C2000™ MCU LaunchPad™</td>
<td>Texas Instruments LAUNCHXL-F28069M</td>
</tr>
<tr>
<td>Low-voltage servo motor (48 V, 7 A)</td>
<td>Teknic M-2310P-LN-04K</td>
</tr>
<tr>
<td>Low-inductance high-speed brushless multirotor motor</td>
<td>Quanum MT Series 2208 1800KV</td>
</tr>
</tbody>
</table>

For detailed test results on the in-line, shunt-based phase-current sensing, refer to the TIDA-00913 TI Design [6].

4.1 Power Management and System Power-Up and Power-Down

4.1.1 System Power up and Power Down Cycling

The focus of this test is to validate the motor-terminal output voltages (phase voltage \(V_A\), \(V_B\), and \(V_C\)) during power up and power down of the 48-V DC supply input. The TIDA-00909 board was tested standalone without a motor and without a host processor connected. Figure 24 shows the motor terminal phases \(V_A\), \(V_B\), and \(V_C\) during power up of the V DC until it reaches 48 V. Figure 25 shows the power down. All three phases \(V_A\), \(V_B\), and \(V_C\) track during power up and power down, so there is no differential phase-to-phase voltage, which would drive current into the motor.

![Figure 24. TIDA-00909 Phase Voltage \(V_A\), \(V_B\), \(V_C\) (Connector J3) During 48-V Power up](image1)

![Figure 25. TIDA-00909 Phase Voltage \(V_A\), \(V_B\), \(V_C\) (Connector J3) During 48-V Power Down](image2)
4.1.2 Power up and Power Down of 5-V and 3.3-V Rails

The focus of this test was to validate the onboard 5-V and 3.3-V power supplies and measure the typical current consumption of the 3.3-V and 5-V rails. For these tests, the C2000 LaunchPad was not powered from the TIDA-00909. Due to the high step-down ratio 48:5 (48-V input to 5-V output), the voltage ripple at the 5-V rail was also validated. Two measurements were performed for this test (see Figure 26 and Figure 27).

The UVLO of the LM5018 device is set to 7.5 V. After the input of the LM5018 device reaches the UVLO threshold, the output of the LM5018 device turns the 5-V rail ON. As soon as the 5-V rail reaches 3 V, the LDO turns ON. The slight delay in the ramp-up of the 5-V rail is due to the peak current limit feature of the LM5018 to charge the large 3.3-V bulk capacitor of 100 µF at the 3.3-V LDO output.

4.1.3 5-V and 3.3-V Rails and Supply Current

The AC ripple of the 5-V rail remains well below 20 mVpp in light-load and typical load conditions, including the C2000 InstaSPIN-MOTION LaunchPad (see Figure 28 and Figure 29). Refer to typical load currents in the following Section 4.2.

Figure 26. TIDA-00909 System Power up (48-V Input, 5-V Rail, and 3.3-V Rail)

Figure 27. TIDA-00909 System Power Down (48-V Input, 5-V rail, and 3.3-V Rail)

Figure 28. TIDA-00909 5-V Ripple at Nominal Load (12 mA)

Figure 29. TIDA-00909 5-V Ripple at 167-mA Load Current Powering C2000™ LaunchPad™ Tool
Because the 3.3-V rail is derived from the 5-V rail through the LDO, the 5-V current includes the 3.3-V load current, too.

Table 12. TIDA-00909 Total Current Consumption at 5 V and 3.3 V for 40-kHz and 100-kHz PWM

<table>
<thead>
<tr>
<th>SUPPLY RAIL</th>
<th>CURRENT AT 40-kHz PWM</th>
<th>CURRENT AT 100-kHz PWM</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3 V</td>
<td>7.8 mA</td>
<td>7.8 mA</td>
</tr>
<tr>
<td>5 V(1)</td>
<td>12 mA</td>
<td>13.7 mA</td>
</tr>
</tbody>
</table>

(1) Because the 3.3-V rail is derived from the 5-V rail through the LDO, the 5-V current includes the 3.3-V load current, too.

The 5-V load current can be split into subcircuits as the following Table 13 shows:

Table 13. Current Consumption at 5-V Split into Subcircuits

<table>
<thead>
<tr>
<th>SUBCIRCUITS DRIVEN BY 5-V RAIL</th>
<th>CURRENT AT 40-kHz PWM</th>
<th>CURRENT AT 100-kHz PWM</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3-V rail (input to LDO U7)</td>
<td>7.8 mA</td>
<td>7.8 mA</td>
</tr>
<tr>
<td>5-V LED (D5)</td>
<td>2 mA</td>
<td>2 mA</td>
</tr>
<tr>
<td>REF3333 (U10)</td>
<td>0.1 mA</td>
<td>0.1 mA</td>
</tr>
<tr>
<td>LMG5200 (U1, U2, U3)</td>
<td>0.7 mA, 0.7 mA, 0.7 mA</td>
<td>1.26 mA, 1.26 mA, 1.26 mA</td>
</tr>
</tbody>
</table>

The 3.3-V load current is independent of the PWM switching frequency and can be split into subcircuits as the following Table 14 shows:

Table 14. Current Consumption at 3.3-V Split into Subcircuits

<table>
<thead>
<tr>
<th>SUB-CIRCUITS DRIVEN BY 5-V RAIL</th>
<th>CURRENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3-V LED (D6)</td>
<td>1.5 mA</td>
</tr>
<tr>
<td>TMP302 (U10)</td>
<td>&lt; 100 µA</td>
</tr>
<tr>
<td>SN74AVC8T245 (U4)</td>
<td>≈1 mA (driving 6x 10-k pulldown resistors)</td>
</tr>
<tr>
<td>INA240 (U8, U9, U11)</td>
<td>1.8 mA, 1.8 mA, 1.8 mA</td>
</tr>
</tbody>
</table>

In the typical use case, the TIDA-00909 device provides the 3.3-V supply rail to also power the LaunchPad. This configuration ensures proper sequencing of the 3.3-V rail on the LaunchPad as well as on the TIDA-00909 device. With the F28069M LaunchPad running the TIDA-00909 InstaSPIN-FOC firmware example, the additional current drawn by the LaunchPad was 155 mA at the 3.3-V rail. This result yields a total of 163 mA drawn from the 3.3-V rail.

The losses in the 3.3-V LDO are around 277 mW, which yields a maximum junction temperature of 99°C at an 85°C ambient temperature, based on the WSON package junction-to-ambient thermal resistance of 50.3°C/W. Assuming a maximum load current of 300 mA, the maximum junction temperature is estimated to be 111°C at an 85°C ambient temperature.

4.2 **Switch Node Voltage of GaN Inverter Half-Bridge Module**

The focus of this test was to validate the transient response of the switch node voltage of the GaN inverter at 24 V and 48 V at low and maximum phase currents. The other objective of the test was to validate the capacity or amount of local bypass capacitors at each of the LMG5200 GaN power modules.

For the test, the optional EMI filter was connected between the TIDA-00909 motor-terminal output and the phase input of the Teknic low-voltage servo motor as the load.

The C2000 MCU was configured to generate a three-phase space vector with a complementary PWM with 100-kHz switching frequency and 12.5-ns deadband. The PWM duty cycle per phase was configured to drive the corresponding phase current I_p with I_q = I_c = −0.5 I_p.

The LMG5200 switch node voltage was measured at the LMG5200 SW pin (pin 8) which is referenced to the PGND via close to the LMG5200 PGND pin (pin 9), as Figure 30 shows.
Another objective of the test was to validate the required bypass capacity of the DC-bypass capacitors across the LMG5200 V\textsubscript{IN} and PGND (see Figure 31 and Figure 32).

Figure 31. Rising Edge PWM A (H/L) at J2-1 and J2-3

Figure 32. Falling Edge PWM A (H/L) at J2-1 and J2-3
4.2.1 24-V DC Link Voltage

The following figures outline the SW transient voltage at hard-switching and soft-switching. The LMG5200 propagation delay, as well as the 12.5-ns PWM deadband, are easy to identify.

![Figure 33. Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 24 V and 1 A](image1)

![Figure 34. Phase-A Falling Switch Node (SW), Phase Current, and LMG5200 PWM (HI) at 24 V and 1 A](image2)

![Figure 35. Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 24 V and –1 A](image3)

![Figure 36. Phase-A Falling SW, Phase Current, and LMG5200 PWM (HI) at 24 V and –1 A](image4)
4.2.2 48-V DC Link Voltage

**Figure 37.** Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 48 V and 1 A

**Figure 38.** Phase-A Falling SW, Phase Current, and LMG5200 PWM (HI) at 48 V and 1 A

**Figure 39.** Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 48 V and –1 A

**Figure 40.** Phase-A Falling SW, Phase Current, and LMG5200 PWM (HI) at 48 V and –1 A
Phase current A
LMG5200 HI (PWM_AH)
LMG5200 switch node SW (Phase A)
Lower GaN FET turned OFF
Upper GaN FET turned ON

Figure 41. Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 48 V and 10 A

Figure 42. Phase-A Falling SW, Phase Current, and LMG5200 PWM (HI) at 48 V and 10 A

Figure 43. Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 48 V and –10 A

Figure 44. Phase-A Falling SW, Phase Current, and LMG5200 PWM (HI) at 48 V and –10 A
**Testing and Results**

Figure 45 and Figure 46 show zoomed-in images of the hard-switching switch-node transition (both edges):

**Figure 45. Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 48 V and 10 A**

**Figure 46. Phase-A Falling SW, Phase Current, and LMG5200 PWM (HI) at 48 V and –10 A**

### 4.2.3 48-V DC Link Voltage With Reduced Bypass Caps

For this test the local bypass capacitors at the LMG5200 device were reduced to a single 3.3-µF, 100-V ceramic capacitor in parallel to one 100-nF, 100-V ceramic capacitor, as the following Figure 47 shows for phase A (U1). C6 and C7 were removed for this test.

**Figure 47. LMG5200 (U1) With Reduced Local-Bypass Caps**

The following measurements outline the hard-switching transition at a 48-V DC-link voltage with reduced bypass capacitors, as demonstrated in the preceding Figure 47.

The measurable impact is insignificant and affirms that the bypass capacitors at each LMG5200 device can be reduced as shown in Figure 47.
Phase current A
LMG5200 HI
(PWM_AH)
LMG5200 switch
node SW (Phase A)
58 V
48 V
1.2 ns

Phase current A
LMG5200 HI
(PWM_AH)
LMG5200 switch
node SW (Phase A)
Lower GaN FET
turned OFF
Upper GaN
FET turned ON

Phase current A
LMG5200 HI
(PWM_AH)
LMG5200 switch
node SW (Phase A)
Lower GaN FET
turned OFF
Upper GaN
FET turned ON

Figure 52 shows a zoomed-in image of the hard-switching switch-node transition:

Figure 52. Phase-A Rising SW, Phase Current, and LMG5200 PWM (HI) at 48 V and 10 A
4.2.4 DC-Link Voltage Ripple at Maximum Load Current

The following Figure 53 and Figure 54 show the DC-link voltage AC ripple measured at the 220-µF bulk capacitor with a 24-V and 48-V DC input. The PWM switching frequency was set to 40 kHz. The AC ripple voltage remains below 400 mVpp.

![Figure 53. DC-Link Voltage AC Ripple at 24-V DC, 40-kHz PWM, I_a = 10 A, I_b = I_c = –5 A](image)

![Figure 54. DC-Link Voltage AC Ripple at 48-V DC, 40-kHz PWM, I_a = 10 A, I_b = I_c = –5 A](image)

4.3 Inverter Efficiency and Thermal Characteristic

4.3.1 Efficiency Measurements

The efficiency testing was performed at a 27ºC lab temperature using a Tektronix PA4000 Power Analyzer. The TIDA-00909 device was powered with a 48-V DC and a Teknic low-voltage servo motor was used as the load. The motor was run at a zero load torque due to lack of a dynamometer. The test software implemented on the C2000 LaunchPad was configured for closed-loop current control and generated the corresponding PWM to drive an impressed three-phase AC current at a 10-Hz frequency with configurable amplitude. The PWM carrier frequency was set to either 40 Hz or 100 kHz. During the efficiency testing, a fan with a linear airflow of 3.2 m/s was used to ensure almost constant board temperature of the TIDA-00909 device independent of the load current. Figure 55 shows an image of the test setup.

![Figure 55. TIDA-00909 Test Setup for Inverter Efficiency Analysis](image)
The following Figure 56 shows the TIDA-00909 power losses versus the three-phase motor load current in $A_{\text{RMS}}$. Note that these numbers do not include the power losses of the C2000 LaunchPad.

Figure 56. TIDA-00909 Board Losses at 48-V Input versus Three-Phase Output Current

The TIDA-00909 board power losses at the maximum load current of 7$A_{\text{RMS}}$ were 4.95 W at a 40-kHz PWM and 5.65 W at a 100-kHz PWM. The TIDA-00909 power losses are dominated by the losses in the GaN FETs (LMG5200) and the losses in the 5-mΩ shunt resistors.

The efficiency with an output power of 83 W while driving the Teknic servo motor was 94.3% at a 40-kHz PWM and 93.6% at a 100-kHz PWM. The theoretical maximum efficiency at a 48-V, 400-W maximum input power with a phase-to-phase voltage of 34-$V_{\text{RMS}}$ (space vector PWM) at a 7-$A_{\text{RMS}}$ phase current would be 98.7% at a 40-kHz PWM and 98.5% at a 100-kHz PWM.

4.3.2 Thermal Analysis and SOA

The thermal analysis of the design was performed at a 27°C lab temperature with a 48-V DC input with a 40-kHz PWM and 100-kHz PWM with the low-voltage servo motor driven with sinusoidal phase currents at a 50% load current (3.6 $A_{\text{RMS}}$, 5-A peak) and 100% load current (7 $A_{\text{RMS}}$, 10-A peak). This test did not use a heatsink or fan. Figure 57 shows an image of the test setup.

Figure 57. TIDA-00909 Test Setup for Thermal Analysis
The following figures show pictures of the thermal tests at a 27°C ambient temperature with 50% and 100% load current with either a 40-kHz or 100-kHz PWM switching frequency.

Figure 58. Thermal Image of TIDA-00909 at 50% Load Current (3.6 A\text{RMS}) at 40-kHz PWM

Figure 59. Thermal Image of TIDA-00909 at 50% Load Current (3.6 A\text{RMS}) at 100-kHz PWM
The LMG5200 maximum junction temperature at the maximum load is estimated based on the power losses of the LMG5200 at 1.3 W at a 40-kHz PWM and at 1.53 W at a 100-kHz PWM. The worst-case junction temperature of the LMG5200 at a 100-kHz PWM switching frequency would be 124°C, assuming that all of the LMG5200 power losses are dissipated through the top-side package.

Figure 62 shows the estimated safe operating area for the TIDA-00909 with only natural convection.
4.4 System Test With High-Speed Synchronous Motors

4.4.1 High-Speed BLDC Motor for Drones

The following tests have been performed with a low-inductance, high-speed brushless DC motor, such as that used with drones. The motor was driven with sinusoidally-impressed phase currents with $2 \text{ V}_{\text{RMS}}$ of amplitude and 1000-Hz frequency. The PWM switching frequency was set to 100 kHz. The test has been done with an optional EMI output filter as the test setup in Figure 63 shows. The scope probes were connected to the phase VC motor terminal and the filtered-phase VC output after the EMI output filter was referenced to GND. A current probe was used to measure the phase current $I_C$.

The electric parameters of the low-inductance brushless DC (BLDC) motor stator are:

$$R_S = 0.05 \, \Omega, \quad L_S = 4.1 \, \mu \text{H}, \quad I_{MAX} = 4.5 \, \text{A}_{\text{RMS}}.$$

Figure 62. Safe Operating Area of TIDA-00909 With Natural Convection

Figure 63. Test Setup Image With Oscilloscope Probe Points
As expected with the EMI LCR low-pass filter, the rise time of the transient phase voltage referenced to GND is reduced to around 25 ns.

Due to the high PWM frequency, the BLDC motor phase-current ripple at 100-kHz PWM is reduced to ±100 mA.

To validate the TIDA-00909 phase current sensing and phase voltage feedback network, the corresponding voltages for \( I_C \) (pin J1-18) and \( V_C \) (pin J1-12) were measured with the C2000 MCU-embedded 12-bit ADC center aligned to the 100-kHz PWM. The values shown represent the measured voltage at the corresponding interface pins for \( I_C \) (pin J1-18) and \( V_C \) (pin J1-12). Note that the output voltage of the phase current sense amplifier is inverted and has a 1.65-V offset. Applying the correct scaling factor \( I_{A-PEAK} = (V(I_A) – 1.65 \text{ V}) \times 10 \text{ A/V} = (1.935 \text{ V} – 1.65 \text{ V}) \times 10 \text{ A/V} = 2.85 \text{ A}_{PEAK} (2 \text{ V}_{RMS}) \).

The following figures show all three corresponding voltages for phase currents \( I_A \) (pin J1-14), \( I_B \) (pin J1-16), and \( I_C \) (pin J1-18).
4.4.2 Low-Voltage Servo Motor (Teknic)

The following tests have been performed with a low-voltage synchronous servo motor Teknic M-2310P-LN-04K (four pole pairs), which may be used with servo drives. The motor was driven with sinusoidally-impressed phase currents with 2 \( V_{\text{RMS}} \) of amplitude and 100-Hz frequency. The PWM switching frequency was set to 40 kHz. The test has been done with an optional EMI output filter as previously shown. The scope probes were connected to the phase VC motor terminal and the filtered phase VC output after the EMI output filter was referenced to GND. A current probe was used to measure the phase current IC.

The Teknic M-2310P-LN-04K synchronous motor stator electric parameters are:

\[ R_S = 0.363 \, \Omega, \quad L_S = 160 \, \mu\text{H}, \quad I_{\text{MAX}} = 7 \, A_{\text{RMS}} \]
The following Figure 72 and Figure 73 show all three corresponding phase voltages sampled at the TIDA-00909 interface J1-6, J1-8, and J1-10, as well as the equivalent voltages of the phase currents $I_A$ (pin J1-14), $I_B$ (pin J1-16), and $I_C$ (pin J1-18). A peak voltage of 1.935 V equals a phase current of $(1.935 V - 1.65 V) \times 10 = 2.85 \text{ V}_{\text{PEAK}}$ or $2 \text{ V}_{\text{RMS}}$. 

**Figure 72.** Phase Voltages $V_A$, $V_B$, and $V_C$ Output Voltage Sampled With C2000™ MCU Center-Aligned at 40-kHz PWM

**Figure 73.** Phase Currents $I_A$, $I_B$, and $I_C$ Output Voltage Sampled With C2000™ MCU Center-Aligned at 40-kHz PWM
5 Design Files

5.1 Schematics
To download the schematics, see the design files at TIDA-00909.

5.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-00909.

5.3 PCB Layout

5.3.1 Layout Recommendations
The layout for the LMG5200 in the TIDA-00909 PCB followed the guidelines referenced in the Layout Considerations for LMG5200 GaN Power Stage application report [1]. The power-loop parasitic impedance is minimized by having a small return path (layer 2 below the LMG5200) to the input capacitor (between VIN and PGND) and directly underneath the first layer (see Figure 74). The loop inductance is reduced due to inductance cancellation as the return current is directly underneath and flowing in the opposite direction. Another crucial guideline is that the VCC capacitor and the bootstrap capacitor be placed as close to the device as possible and in the first layer. Carefully consider the AGND connection of the LMG5200 device, as it should not be directly connected to PGND so that PGND noise does not directly shift AGND and cause spurious switching events due to noise injected in HI and LI signals. See the ground cut between the PGND layer and GND layer in Figure 74.

Figure 74. LMG5200 Optimized Layout With Local Bypass Caps
5.3.2 Layer Plots
To download the layer plots, see the design files at TIDA-00909.

5.4 Altium Project
To download the Altium project files, see the design files at TIDA-00909.

5.5 Gerber Files
To download the Gerber files, see the design files at TIDA-00909.

5.6 Assembly Drawings
To download the assembly drawings, see the design files at TIDA-00909.

6 Software Files
To download the software files, see software files at TIDA-00909.

7 Related Documentation
5. Texas Instruments, *REF33xx 3.9-µA, SC70-3, SOT-23-3, and UQFN-8, 30-ppm/ºC Drift Voltage Reference*, REF33xx Datasheet (SBOS392)
7. Texas Instruments, *LP3869x/-Q1 500-mA Low-Dropout CMOS Linear Regulators Stable With Ceramic Output Capacitors*, LP3869x/-Q1 Datasheet (SNVS321)
10. Texas Instruments, *AN-2162 Simple Success With Conducted EMI From DC-DC Converters*, AN-2162 Application Report (SNVA489)

7.1 Trademarks
BoosterPack, C2000, LaunchPad, InstaSPIN-FOC, InstaSPIN-MOTION, PowerPAD, TINA-TI, MotorWare, Code Composer Studio are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments.

8 Terminology
GaN— Gallium Nitride
HEMT— High-electron mobility transistor
About the Author

MARTIN STAEBLER is a system architect in the Industrial Systems-Motor Drive team at Texas Instruments, where he is responsible for specifying and developing reference designs for industrial drives.

Recognition

The author would like to recognize the excellent contribution from GUANG ZOU, PAWAN NAYAK, KRISTEN MOGENSEN, PAL BOELE, and ALBERTO DORONZO on the TIDA-00909 schematics and layout capture, the TIDA-00909 test software development, and the TIDA-00909 design test and validation.
### Revision History A

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>Changes from Original (Nov 2016) to A Revision</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Changed document by converting to .XML format</td>
<td>1</td>
</tr>
</tbody>
</table>

### Revision History B

<table>
<thead>
<tr>
<th>Changes from A Revision (February 2017) to B Revision</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Changed <em>Figure 12</em> to updated schematic with values of &quot;120 nH&quot; instead of &quot;120 nF&quot;</td>
<td>14</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated (‘TI”) technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT. AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include, without limitation, TI's standard terms for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated