**Description**

This reference design allows a digitally programmable power supply to power an ultrasound transmit circuit for continuous wave (CW) mode from a 24-V bus. There are two outputs adjustable from ±2.5 to ±12 V under user software control. These outputs can provide up to 2 A with very low ripple and noise on both positive and negative regulator outputs. The power supply is scalable for higher output currents up to 3 A by adding more regulators in parallel. The power supplies can also be synchronized to an external clock.

**Features**

- Separate and Independent Positive and Negative Voltage Power Supplies for CW Mode in Ultrasonic Pulsar
- Comprises Two High-Performance Buck Regulators for Creating Adjustable Outputs
- To Reduce Ripple at Outputs High Performance, Low Noise LDOs are Operated as Power Filters to Obtain Lowest Ripple With Minimum Heat Dissipation in LDO (< 100 µV at 1.6-A Load)
- Adaptive Drop on LDO, Special Circuit Keeps LDO Output Always 1 V Below LDO Input
  - Reduces Power Dissipation in LDO
- Capable of Switching Frequency Synchronization With Ultrasonic Master or System Clock Frequency
  - Helps in Better Harmonics Rejection
- Modular Design Allowing More Regulator Blocks to be Added

**Applications**

- Medical Ultrasound Scanners
- Sonar Imaging Equipment
- Nondestructive Evaluation Equipment

---

**Resources**

- TIDA-01458 Design Folder
- TIDA-01352 Design Folder
- LMR14050 Product Folder
- LM73605 Product Folder
- TPS7A47 Product Folder
- TPS7A33 Product Folder
- TLV2171 Product Folder
- TL431A Product Folder

---

**Features**

- Separate and Independent Positive and Negative Voltage Power Supplies for CW Mode in Ultrasonic Pulsar
- Comprises Two High-Performance Buck Regulators for Creating Adjustable Outputs
- To Reduce Ripple at Outputs High Performance, Low Noise LDOs are Operated as Power Filters to Obtain Lowest Ripple With Minimum Heat Dissipation in LDO (< 100 µV at 1.6-A Load)
- Adaptive Drop on LDO, Special Circuit Keeps LDO Output Always 1 V Below LDO Input
  - Reduces Power Dissipation in LDO
- Capable of Switching Frequency Synchronization With Ultrasonic Master or System Clock Frequency
  - Helps in Better Harmonics Rejection
- Modular Design Allowing More Regulator Blocks to be Added

---

**Applications**

- Medical Ultrasound Scanners
- Sonar Imaging Equipment
- Nondestructive Evaluation Equipment

---

**Resources**

- TIDA-01458 Design Folder
- TIDA-01352 Design Folder
- LMR14050 Product Folder
- LM73605 Product Folder
- TPS7A47 Product Folder
- TPS7A33 Product Folder
- TLV2171 Product Folder
- TL431A Product Folder

---

**An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.**
1 System Description

This design guide describes a power supply for continuous wave (CW) mode. These typically need ±2.5 to ±12 V under software control. Budget a current delivery up to 3 A at outputs of DC-DC converters. In addition, the power supplies must have a very low level of ripple and noise at the output voltage.

1.1 Basic Ultrasound System

In an ultrasound system, the transmitter that generates high-voltage signals to excite a transducer is one of the most critical components in the entire ultrasonic diagnostic system. There are semiconductor devices available that can generate high-voltage signals to ensure the penetration depth of ultrasonic signals. A generic system-level block diagram for a cart-based ultrasound scanner is shown in Figure 1.

![Figure 1. System-Level Block Diagram for Cart-Based Ultrasound Scanners](image)

The high-voltage pulses (to be transmitted inside human body to get information about blood, organs, tissues, and so on) are bipolar in nature and are transmitted by transmitters (TXs). There are two modes in general:

1. Pulse (also known as brightness, or B) mode where high-voltage pulses (~100 V and 100 V, typically) are transmitted for a particular short time only.
2. CW mode where low-voltage (±2.5 to ±10 V, typically) pulses are continuously transmitted.
1.2 **Key System Specifications**

Table 1 shows the key system specifications.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage ( V_{IN} )</td>
<td>24 V ±10%</td>
</tr>
<tr>
<td>( V_{Buck} ) positive output voltage range</td>
<td>2.5 to 12 V</td>
</tr>
<tr>
<td>Load current capacity positive buck</td>
<td>3 A</td>
</tr>
<tr>
<td>( V_{Buck} ) negative output voltage range</td>
<td>–2.5 to –12 V</td>
</tr>
<tr>
<td>Load current capacity negative buck</td>
<td>3 A</td>
</tr>
<tr>
<td>( LDO ) ( (V_{IN} - V_{O}) ) drop across the ( LDO )</td>
<td>1 V (adjustable through pre-set)</td>
</tr>
<tr>
<td>External clock synchronization</td>
<td>Yes</td>
</tr>
<tr>
<td>External sync frequency</td>
<td>400 kHz</td>
</tr>
<tr>
<td>( LDO ) output current capacity</td>
<td>2 × 1 A positive</td>
</tr>
<tr>
<td>( LDO ) output current capacity</td>
<td>2 × 1 A negative</td>
</tr>
<tr>
<td>Scalability</td>
<td>Yes</td>
</tr>
</tbody>
</table>
2 System Overview

2.1 Block Diagram

Positive Regulator Block

This reference design uses the LM73605 DC-DC converter as a synchronous buck regulator. The output is varied by changing the feedback factor of the regulator in response to a DC control voltage. The output can vary from 2.5 to 12 V and the device can deliver load currents up to 5 A. To eliminate the ripple on the buck, the TPS7A4701 low-noise LDO is used as a power filter. The voltage drop (Vin-Vo) across the LDO is kept at 1 V. This drop is above the dropout of the regulator and thus the LDO can have low power dissipation as well as good PSRR performance. This drop across the LDO is maintained for all output voltage settings of the buck. This is done by an op amp feedforward circuit that monitors the DC voltage at the input of the LDO and adjusts the feedback pin of the LDO to keep a fixed Vin-Vo across the regulator.

Negative Regulator Block

This reference design uses the LMR14050 DC-DC converter setup as an inverting regulator. The output is varied by changing the feedback factor of the regulator in response to a DC control voltage. The output can vary from –2.5 to –12 V and the device can deliver load currents up to 3 A. To eliminate the ripple on the buck, the TPS7A3301 low-noise LDO is used as a power filter. The voltage drop (Vin-Vo) across the LDO is kept at 1 V. This drop is above the dropout of the regulator and thus the LDO can have low power dissipation as well as good PSRR performance. This drop across the LDO is maintained for all output voltage settings of the buck. This is done by an op amp feedforward circuit that monitors the DC voltage at the input of the LDO and adjusts the feedback pin of the LDO to keep a fixed Vin-Vo across the regulator.

The system is modular. More DC-DC converter sections that are identical to the ones demonstrated can be added to increase output current capacity. All sections are driven with the same DC control waveform as well as the sync waveform.

Presets in the board can adjust the dropout to values other than 1 V by the designer.
2.2 Highlighted Products

2.2.1 LM73605
The LM73605 device is a synchronous step-down DC-DC converter capable of driving 5 A from a supply voltage from 3.5- to 36-V DC. It has high efficiency and a high-output accuracy in a small solution size. Peak current mode control is employed. The device has an adjustable frequency and also allows frequency synchronization.

2.2.2 LMR14050
The LMR14050 device is an integrated 40-V, 5-A step-down regulator with an integrated switching FET. The device has an ultra-low quiescent current of 1 µA in sleep mode. It has an adjustable switching frequency range and internal loop compensation. It also has cycle-by-cycle current limit, thermal sensing, and shutdown.

2.2.3 TPS7A4701
The TPS7A4701 device is a positive voltage (36 V), ultra-low-noise (4 µV_{RMS}) low-dropout linear regulator (LDO) capable of sourcing a 1-A load.

2.2.4 TPS7A3301
The TPS7A3301 device is a negative voltage (–36 V), ultra-low-noise (16-µV_{RMS}, 72-dB PSRR) linear regulator capable of sourcing a maximum load of 1 A.

2.2.5 TLV2171
The 36-V TLV2171 device provides a low-power option for cost-conscious industrial and personal electronics systems requiring an electromagnetic interference (EMI)-hardened, low-noise, single-supply operational amplifier (op amp) that operates on supplies ranging from 2.7 V (±1.35 V) to 36 V (±18 V).
2.3 System Design Theory

This section explains the design theory and equations for each of the devices used in this reference design.

Figure 3. DC-DC Converters Schematic
2.3.1 Positive Switching Regulators

The LM73605 (U1) is a synchronous buck regulator that can drive 5 A of current. The output voltage is typically set up by R7 and R4. The feedback pin is normally regulated to 1 V. A DC control voltage between 0 and 3.3 V applied to Pin 1 of J1 is used to modify the output of the buck regulator from 2.5 to 15 V. This voltage is applied to U2B. This is an op amp buffer and its output is connected to a low-pass filter comprising of R8 and C17. The low-pass filter ensures that a pure DC voltage is applied to the feedback pin. Assume that the control voltage on Pin 1 of J1 is 0 V. The output of op amp U2B is also 0 V.

\[ V_O = \frac{R4}{(R7 + R4)} = 1 V \]  
(1)

\[ V_O = \frac{1 V (1 M + 68 k)}{68 k} = 15.7-V \text{ maximum output voltage} \]

Assume now that 3-V DC is applied on Pin 1 of J1. The output of the op amp is now 1-V DC. Applying the superposition theorem on the feedback pin:

\[ \frac{V_O \times R4 + 1 V \times R7}{(R7 + R4)} = 1 V \]  
(2)

\[ \frac{V_O \times 68k + 1 V \times 1 M}{(1 M + 68 k)} = 1 V \]

Therefore, for a DAC control range of 0 to 3 V, the output voltage varies from 1 to 15.7 V.

\[ V_O = 15.7 - 15 \times V_{CON} \]  
(3)

This is an approximate equation describing the behavior given the resistors placed R58 on pin 9 of U1 sets the operating frequency of the DC-DC converter.
Figure 4 shows that a frequency of 400K is set for a 93k resistor. Transistor Q1 is set up as a buffer and is used to couple the sync signal to the sync pin. With no sync input, the sync pin is ground with a 10k resistor.

U4 (LMR14050) is a 5-A non-synchronous buck regulator. This regulator is set up as an inverting regulator. As shown in Figure 5, to set up a buck regulator in inverting mode, the bottom of S2 is connected as a negative output. The output end of the inductor L is grounded. The circuit now looks like a traditional negative regulator.

Figure 5 shows that a frequency of 400k is set for a 93k resistor. Transistor Q1 is set up as a buffer and is used to couple the sync signal to the sync pin. With no sync input, the sync pin is ground with a 10k resistor.

U4 (LMR14050) is a 5-A non-synchronous buck regulator. This regulator is set up as an inverting regulator. As shown in Figure 5, to set up a buck regulator in inverting mode, the bottom of S2 is connected as a negative output. The output end of the inductor L is grounded. The circuit now looks like a traditional negative regulator.

Figure 5. Basic Functionality of Negative Switching Regulators

Note that the maximum voltage that the device sees is as calculated using Equation 4:

\[ V_{\text{STRESS}} = (V_{\text{IN}} + V_{\text{OMAX}}) \]

(4)

For \( V_{\text{IN}} = 24 \text{ v} \) and \( V_{\text{O}} = -15 \text{ V} \), the device sees 39 V, which is very close to the absolute maximum rating of the device. Therefore, a maximum of -12 V can be kept at the output.
Figure 6. Theoretical Waveforms for Negative Buck

Regarding Figure 6, assume TON is the time S1 conducts and TOFF is the time S2 conducts.

\[ V \times TON = |V_O| \times TOFF \]  \hspace{1cm} (5)

\[ |V_O| = \frac{V \times D}{(1 - D)} \]

Note that \( I_0 \) = Average of IS2.

\[ I_O = \frac{I_{MAX} \times TOFF}{T} \]  \hspace{1cm} (6)

\[ I_O = I_{MAX} \times (1 - D) \]

Therefore, if \( V_O = -15 \) V, \( D = 0.36 \), \( I_O \) maximum = 3 A for a 5-A buck switcher. Resistors R27 and R56 are used to set the output voltage. The LMR14050 has a feedback voltage of 0.75 V.

\[ \frac{V_O \times R56}{(R27 + R56)} = 0.75 \text{ V} \]  \hspace{1cm} (7)

\[ \frac{V_O \times 22}{(22k + 442k)} = 0.75 \]

\[ V_O = -15 \text{ V} \]

To adjust the negative output, apply a DC control voltage between 0 and 3 V to Pin 2 of J1.
The collector of Q5 adds a voltage to the feedback pin of the LMR14050. When this voltage from the feedback pin to the device ground equals 0.75 V, the output of the negative converter drops to zero. The 0.75 V is obtained through the op amp current source. When the DC voltage applied to pin 3, U2A is 0 V. The current in Q5 = 3.3/R16 or 3.3/3K3 = 1 mA. R66 × 1 mA = 1 V. This is more than the 0.75 V needed to bring the output voltage to zero.

![Figure 7. $R_T$ versus Frequency](image)

**Table 2. Typical Frequency Setting $R_T$ Resistance**

<table>
<thead>
<tr>
<th>$f_{SW}$ (kHz)</th>
<th>$R_T$ (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>200</td>
<td>127.0</td>
</tr>
<tr>
<td>350</td>
<td>71.5</td>
</tr>
<tr>
<td>500</td>
<td>49.9</td>
</tr>
<tr>
<td>750</td>
<td>32.4</td>
</tr>
<tr>
<td>1000</td>
<td>23.7</td>
</tr>
<tr>
<td>1500</td>
<td>15.8</td>
</tr>
<tr>
<td>2000</td>
<td>11.5</td>
</tr>
<tr>
<td>2200</td>
<td>10.5</td>
</tr>
</tbody>
</table>

This is an approximate equation describing the behavior given the resistors placed R25 is used to set the oscillator frequency at 400k.

Transistor Q4 is used to couple the sync signals to the $R_T$ pin. When there is no sync signal, the transistor is cut off. The Enable pin is driven by transistor Q6. This transistor acts as a level shifter as the Enable pin is referenced to $-V_O$. Resistors R22 and R23 act as a voltage divider and at a minimum supply voltage turn the PNP transistor on

$$\frac{V_{MIN} \times R22}{(R22 + R23)} = 0.65 \text{ V}$$

(8)

$$V_{MIN} = \frac{0.65 \times 103.6 \text{ k}}{3.6 \text{ k}} = 18 \text{ V}$$
2.3.2 Linear Regulators

Figure 8. Linear Regulators Schematic

The LDO section filters out the ripple content in the switching regulators and leaves a very ripple-free and low-noise output to feed the CW power. It relies on the fact that a linear regulator is an active filter and can reduce the ripple seen at its input due to its excellent PSRR performance. For this to work well, the LDO must be in the active region well beyond the dropout; however, operating a regulator in the active region results in power dissipation \( I \times (V_{IN} - V_O) \). Therefore, to prevent dissipation, it is best to run the regulator just outside its minimum dropout. Because the input voltage of the regulator varies as it is set by software, the hardware circuitry on the board continuously monitors the input voltage, removes the ripple, and adjusts the feedback voltage so that the output voltage is always 1 V lower than input whatever input is present.
Figure 9 shows a positive LDO with a control voltage applied to R2.

Case 1: When $V_{\text{CON}} = 0$ V, let the maximum output voltage be 15 V ($V_{\text{FBK}} = 1.4$ V).

$$V_{\text{OMAX}} \times R2 \quad \frac{1.4 \times 110 \text{k}}{(R1 + R2)} = 15 \text{ V} \quad \text{(9)}$$

$$V_{\text{OMAX}} = \frac{1.4 \times 110 \text{k}}{10 \text{k}} = 15 \text{ V} \quad \text{(10)}$$

Case 2: With $V_{\text{CON}}$ applied with $R1 = 100\text{K}$, $R2 = 10\text{K}$:

$$V_{\text{O}} \times R2 \quad V_{\text{CON}} \times R1 \quad \frac{V_{\text{O}} + V_{\text{CON}} \times 10}{(R1 + R2) + (R1 + R2)} \quad \text{(11)}$$

$$V_{\text{O}} + V_{\text{CON}} \times 10 = 1.4 \text{ V} \quad \text{(12)}$$

$$V_{\text{O}} + V_{\text{CON}} \times 10 = 15.4 \text{ V} \quad \text{(13)}$$

Assume $V_{\text{O}} = V_{\text{IN}} - 1$ and apply in Equation 11:

$$V_{\text{IN}} - 1 + V_{\text{CON}} \times 10 = 15.4 \quad \text{(14)}$$

Equation 11 can be implemented in a differential amplifier: one input is a DC voltage of 16.4 V, the other being the regulator input voltage. The differential amp is set up with a gain of 1/10. In the schematic, U7A is the differential amplifier. R36, R38, R41, and R42 set up a differential gain of 1/10. R39 and C48 form a low-pass filter that removes any ripple on this line and leaves a DC equal to the average value of voltage at the input. U7B is a buffer and the output of this drives the feedback pin. This system is a feedforward system and must not face any stability issues.

For example: If $V_{\text{IN}} = 10$ V, then the differential amplifier output $V_{\text{CON}} = (16.4 - 10)/10 = 0.64$ V. Now:

- $V_{\text{O}} + 0.64 \times 10 = 15.4$
- $V_{\text{O}} = 15.4 - 6.4 = 9$ V
- $V_{\text{O}} - V_{\text{IN}} = 1$ V
**Figure 10** assumes a negative LDO with a control voltage applied to R2.

![Diagram of TPS7A3301 circuit](image)

Figure 10. Negative LDO Controlled Using $V_{\text{CON}}$

Case 1: When $V_{\text{CON}} = 0$, let the maximum output voltage be $-15$ V, $V_{\text{FB}} = -1.13$ V.

$$\frac{V_{\text{OMAX}} \times R2}{R1 + R2} = -1.13 \text{ V}$$

$$V_{\text{OMAX}} = \frac{-1.13 \times 1.3M}{100k}$$

Case 2: With $V_{\text{CON}}$ applied and with $R1 = 1200k$, $R2 = 110k$:

$$\frac{V_{O} \times R2}{(R1 + R2)} + \frac{V_{\text{CON}} \times R1}{(R1 + R2)} = -1.13 \text{ V}$$

$$\frac{V_{O} \times 110k}{(1.2M + 110k)} + \frac{V_{\text{CON}} \times 1.2M}{(1.2M + 110k)} = -1.13 \text{ V}$$

$$V_{O} + V_{\text{CON}} \times 10.9 = -13.45 \text{ V} \quad (12)$$

Assume $V_{O} = V_{\text{IN}} + 1$ and apply in Equation 13:

$$V_{\text{IN}} + 1 + V_{\text{CON}} \times 10.9 = -13.45$$

$$V_{\text{CON}} = \frac{(-14.45 - V_{\text{IN}})}{10.9} \quad (13)$$
Equation 13 can be implemented in a differential amplifier: one input is a DC voltage of 15.7 V, the other being the regulator input voltage. U9A is a differential amplifier with a gain of –1. This converts the negative input voltage to a positive output level. U9B is a differential amplifier with a gain 1/10.9 that compares the positive output voltage seen on U9A with a fixed DC voltage of –14.45 V. For example: If the $V_{\text{IN}}$ of the regulator is –10 V, pin 1 of U9A would be 10 V as U9A is an inverting amplifier with a gain of 1. The output of U9B that is a differential amplifier with an attenuation of 1/12 would be as follows:

- From Equation 13:
  \[ V_{\text{CON}} = \frac{-(14.45 - (-10))}{10.9} = -0.408 \text{ V} \]

- From Equation 12:
  \[
  \begin{align*}
  V_O + V_{\text{CON}} \times 10.9 &= -13.45 \text{ V} \\
  V_O - 0.475 \times 10.9 &= -13.45 \text{ V} \\
  V_O &= -9 \text{ V}
  \end{align*}
  \]

This is $V_{\text{IN}} + 1$. The drop across the LDO is 1 V. Therefore, the drop across the differential amplifier needs to be –0.4 V. The differential amplifier implements

\[
V_O = \frac{(10 - 14.45)}{10.9} = -0.4 \text{ V}
\]

R47 and C53 form a low-pass filter that removes any ripple present on the input of the LDO. ORing diodes D5, D6, D7, and D8 are used to connect the output with the high-voltage supply. The diodes would block the high voltages from reaching the regulators. The control loop is common to all the LDOs, and it is possible to place many LDOs on the same control loop to share the currents.
3 Hardware, Testing Requirements, and Test Results

3.1 Required Hardware

Table 3. Connectors, Fuses, and Test Points on Board

<table>
<thead>
<tr>
<th>REFERENCE</th>
<th>DESCRIPTION</th>
<th>PINOUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>J4</td>
<td>24-V input</td>
<td>24-V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>GNDA</td>
</tr>
<tr>
<td>J1</td>
<td>$V_{CON}$ + Sync</td>
<td>$V_{CON}$ positive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{CON}$ negative</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Sync</td>
</tr>
<tr>
<td></td>
<td></td>
<td>PGND_A</td>
</tr>
<tr>
<td>J2</td>
<td>Positive regulator output</td>
<td>Out_1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reg_P</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Out_2</td>
</tr>
<tr>
<td>J3</td>
<td>Negative regulator output</td>
<td>out_1B</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reg_M</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Out_2B</td>
</tr>
<tr>
<td>J5</td>
<td>$+V_{OS}$ SMA</td>
<td>$+V_{O}$</td>
</tr>
<tr>
<td>J7</td>
<td>$-V_{OS}$ SMA</td>
<td>$-V_{O}$</td>
</tr>
<tr>
<td>J6</td>
<td>SMA regulator positive output</td>
<td>—</td>
</tr>
<tr>
<td>J8</td>
<td>SMA regulator positive output</td>
<td>—</td>
</tr>
</tbody>
</table>

3.1.1 TIDA-01458 Board Images

Figure 11 and Figure 12 show the top and bottom views of TIDA-01358 PCB, respectively.
3.2 Testing and Results

To test the board, use the following equipment:

- 24-V DC input supply rated at 5 A
- 5-V variable DC source to provide a control signal to adjust the output voltages
- 15-Ω power resistors as well as an electronic load is also needed
- 5-V pulses frequency source capable of generating frequencies from 300 to 500 kHz
- Oscilloscope (100 MHz)
- Spectrum analyzer
- Thermal camera

3.2.1 Test 1: Output Voltages as a Function of Control Voltage-Negative Power Supply

A load of 0.8 A is put on the output of the LDO, and the output voltage is observed as a function of DC control voltage.

![Figure 13. Output Voltage as Function of DC Control-Negative](image)

### Figure 13. Output Voltage as Function of DC Control-Negative

3.2.2 Test 2: Voltage Drop Across Negative LDO as a Function of Control Voltage

A load of 0.8 A is put on the output of the LDO, and the voltage drop across the LDO is observed for varying DC-DC converter outputs.

**NOTE:** Adjust R20 to 14 V.

![Figure 14. Voltage Drop Across Negative LDO](image)
3.2.3 Test 3: Output Voltages as a Function of Control Voltage-Positive Power Supply

A load of 0.8 A is put on the output of the LDO, and the output voltage is observed as a function of DC control voltage.

![Graph showing output voltages as a function of DC control voltage](image)

**Figure 15. Output Voltage as Function of DC Control-Positive**

3.2.4 Test 4: Voltage Drop Across Positive LDO as a Function of Control Voltage

A load of 0.8 A is put on the output of the LDO, and the voltage drop across the LDO is observed for varying DC-DC converter outputs.

**NOTE:** Adjust R17 to 15.47 V.

![Graph showing voltage drop across positive LDO](image)

**Figure 16. Voltage Drop Across Positive LDO**
3.2.5 Test 5: Load Regulation Positive DC-DC

The load regulation is given in Figure 17 and Table 4 for different load currents and output voltages.

![Figure 17. Load Regulation Positive DC-DC](image1)

<table>
<thead>
<tr>
<th>CURRENT</th>
<th>12 V</th>
<th>5 V</th>
<th>3.3 V</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>12.05</td>
<td>5.00</td>
<td>3.50</td>
</tr>
<tr>
<td>1</td>
<td>11.94</td>
<td>4.85</td>
<td>3.30</td>
</tr>
<tr>
<td>2</td>
<td>12.01</td>
<td>4.85</td>
<td>3.29</td>
</tr>
<tr>
<td>3</td>
<td>12.05</td>
<td>4.86</td>
<td>3.28</td>
</tr>
</tbody>
</table>

3.2.6 Test 6: Load Regulation Negative DC-DC Converter

The load regulation is given in Figure 18 and Table 5 for different load currents and output voltages.

![Figure 18. Load Regulation Negative DC-DC](image2)

<table>
<thead>
<tr>
<th>CURRENT</th>
<th>12 V</th>
<th>5 V</th>
<th>3.3 V</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>11.49</td>
<td>5.05</td>
<td>3.56</td>
</tr>
<tr>
<td>1</td>
<td>11.64</td>
<td>4.95</td>
<td>3.45</td>
</tr>
<tr>
<td>2</td>
<td>11.49</td>
<td>4.86</td>
<td>3.36</td>
</tr>
<tr>
<td>3</td>
<td>11.40</td>
<td>4.76</td>
<td>3.29</td>
</tr>
</tbody>
</table>
### 3.2.7 Test 7: Voltage Ripple of Positive Power Supply

Load current of 0.8 A from the LDO, 12-V output on the LDO

**Figure 19. Voltage Ripple at Positive DC-DC Output**

**Figure 20. Voltage Ripple at Positive LDO Output**
3.2.8 Test 8: Voltage Ripple of Negative Power Supply

This test shows the output ripple on the DC-DC converter output as well as LDO output with a load of 0.8 A on the LDO output.

Figure 21. Voltage Ripple at Negative DC-DC Input

![Graph showing voltage ripple at negative DC-DC input]

Figure 22. Voltage Ripple at Negative LDO Output

![Graph showing voltage ripple at negative LDO output]
3.2.9 Test 9: Synchronization Test Positive DC-DC

This test applies an external sync waveform of 3.3-V amplitude to the sync input of the DC-DC converter. The test also observes the switching node of the buck and the sync waveform.

Output voltage for this test is at 12 V with a 2-A load drawn direct on the DC-DC converter.

Figure 23. Sync and Output Switching Waveform of Positive DC-DC at 440 kHz

Figure 24. Sync and Output Switching Waveform of Positive DC-DC at 500 kHz
3.2.10 Test 10: Synchronization Test Negative DC-DC

This test applies an external sync waveform of 3.3-V amplitude to the sync input of the DC-DC converter. The test also observes the switching node of the buck and the sync waveform.

Output voltage for this test is at –12 V with a 2-A load drawn direct on the DC-DC converter.

![Waveform](image)

Figure 25. Sync and Output Switching Waveform of Negative DC-DC at 440 kHz

![Waveform](image)

Figure 26. Sync and Output Switching Waveform of Negative DC-DC at 500 kHz
3.2.11 Test 11: Spectrum Analyzer

The following waveforms are plots on a spectrum analyzer. This test measures the level of the switching waveform on the output of the DC-DC converters as well as the LDOs. These plots are for both positive and negative sections. A load of 1 A is applied on the LDO output and the LDO is maintained at a dropout of 1 V for both positive and negative circuits.

![Figure 27. Spectral Plot of Negative DC-DC Output](image1)

![Figure 28. Spectral Plot of Negative LDO Output](image2)

\[
PSRR = 20 \times \log \left( \frac{V_{IN \ LDO}}{V_{OUT \ LDO}} \right)
\]

\[
PSRR = 20 \times \log \left( \frac{15.8 \text{ mV}}{45.16 \mu \text{V}} \right) = 50.8 \text{ dB}
\]
PSRR = 20 × log(V_{IN \ LDO}/V_{OUT \ LDO})

PSRR = 20 × log(8.3 \text{ mV}/442 \mu\text{V}) = 44.04 \text{ dB}
3.2.12 Test 12: Ramp of Control Voltage and Output Voltage LDO-Positive

A signal generator is used to give a ramp waveform on the DC control voltage input. The variation in the output voltage on the LDO was seen. A load resistance of 10 Ω was placed on the LDO output.

Figure 31. Ramp Waveform on Control Voltage-Positive DC-DC

A signal generator is used to give a square waveform on the DC control voltage input. The variation in the output voltage on the LDO is seen. A load resistance of 10 Ω is placed on the LDO output.

Figure 32. Square Waveform on Control Voltage-Positive DC-DC
3.2.13 Test 13: Ramp of Control Voltage and Output Voltage LDO-Negative

A signal generator is used to give a ramp waveform on the DC control voltage input. The variation in the output voltage on the LDO is seen. A load resistance of 10 Ω is placed on the LDO output.

![Figure 33. Ramp Waveform on Control Voltage-Negative LDO](image)

A signal generator is used to give a ramp waveform on the DC control voltage input. The variation in the output voltage on the LDO is seen. A load resistance of 10 Ω is placed on the LDO output.

![Figure 34. Square Waveform on Control Voltage-Negative LDO](image)
3.2.14 Test 14: Load Switching of 1-A Load at LDO Output

A 10-Ω load is switched on and off at the LDO output periodically. The output voltage is 9 V.

Figure 35. Load Switching-Positive LDO

A 10-Ω load is switched on and off at the LDO output periodically. The output voltage was –9 V.

Figure 36. Load Switching-Negative LDO-A

Figure 37. Load Switching-Negative LDO-B
3.2.15 Test 15: Temperature Test

This test applies 12 V and 0.8 A on each of the two positive LDOs and –12 V and 0.8 A on each of the two negative LDOs.

This test also applies a 0.5-V drop on the positive LDO and a 0.5-V drop across the negative LDO.

![Figure 38. Temperature Test](image)

4  Design Files

4.1 Schematics
To download the schematics, see the design files at TIDA-01458.

4.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-01458.

4.3 PCB Layout Recommendations

4.3.1 Layout Prints
To download the layer plots, see the design files at TIDA-01458.

4.4 Altium Project
To download the Altium project files, see the design files at TIDA-01458.

4.5 Gerber Files
To download the Gerber files, see the design files at TIDA-01458.

4.6 Assembly Drawings
To download the assembly drawings, see the design files at TIDA-01458.

5  Related Documentation
This reference design did not use any related documentation.

5.1 Trademarks
All trademarks are the property of their respective owners.

6  About the Author
SANJAY DIXIT is a system architect in the Industrial Systems-Medical Healthcare and Fitness Sector at Texas Instruments, where he is responsible for specifying reference designs.
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated (‘TI”) technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI’s standard terms for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated