# Design Guide: TIDA-010015 94.5% Efficiency, 500-W Industrial AC/DC Reference Design

# Texas Instruments

#### Description

This reference design is a compact, high efficiency, 24-V DC, 500-W reference design for industrial AC/DC power supplies. This design consists of a front-end, two-phase interleaved transition mode (TM) power factor correction (PFC) based on the UCC28064A. This minimizes the PFC inductor size and reduces EMI filter requirements. The DC/DC is implemented using the HB-LLC stage implemented using TI's UCC256301 device. For efficiency improvement, synchronous rectification is used at secondary which uses the UCC24612.

#### Resources

| TIDA-010015 | Design Folder  |
|-------------|----------------|
| UCC28064A   | Product Folder |
| UCC256301   | Product Folder |
| UCC24612    | Product Folder |
| CSD19505KCS | Product Folder |
| UCC27517    | Product Folder |
| LP2951-N    | Product Folder |
| TL431A      | Product Folder |
| TL331       | Product Folder |
| TLV171      | Product Folder |
| INA181      | Product Folder |
|             |                |



Ask our TI E2E<sup>™</sup> support experts

#### Features

- Overall efficiency of 94.5% at full load with peak efficiency > 95% with standby power less than 200 mW
- Up to 330-W operation without forced cooling
- High power factor > 0.99 and meets PFC regulations and current THD as per IEC 61000-3- 2 Class A
- Meets requirements of Conducted Emissions Standard (EN55011 Class B)
- ZCS avoidance feature and OVP sensing feature in LLC controller improves robustness and protects systems from overcurrent, short circuit, and overvoltage to ensure safety
- Small 160 mm × 80 mm × 35 mm PCB form factor

#### Applications

- Industrial AC/DC
- DIN rail power supply
- Consumer AC/DC
- Battery charger





An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.



#### 1 System Description

Industrial AC/DC power supplies are used in various applications such as process control, data logging, machinery control, instrumentation, factory automation, and security systems. These AC/DC supplies provide a convenient means for powering DC operated devices including programmable logic controllers (PLCs), sensors, transmitters and receivers, analyzers, motors, actuators, solenoids, relays, and so on. These supplies are convection cooled and need to support features like power boost where it supplies a increased output load for a short duration. The supplies operate over a wide input range from 85- to 265-V AC, delivering full load for entire input voltage range. The output voltages from these supplies range from 5 to 56 V with power ratings from 7.5 to 500 W. Many of these supplies can be connected in parallel for higher power applications.

This reference design is a 500-W high efficiency industrial AC/DC power supply. The design consists of a two-phase-interleaved, critical conduction mode (CrCM) PFC converter, which operates from an input voltage range of 85- to 265-V AC RMS and generates a 400-V DC bus. The second stage is made up of an isolated half-bridge LLC stage, which generates a 24-V, 20-A nominal output. Industrial power supplies have requirements of high efficiency over their entire operating voltage range and wide load variations from a 50% to 100% load. This design demonstrates high efficiency operation in a small form factor (155 x 125 mm) and delivers continuous 480 W of power over the entire input operating voltage range from 85-to 265-V AC. It gives an efficiency of > 94.5% for 230-V AC nominal operation and 92% for 115-V AC nominal operation.

The UCC28064A PFC integrated circuit (IC) controls the interleaved CrCM PFC stage. Interleaved critical conduction mode (CrCM) and continuous conduction mode (CCM) are the two popular topologies for PFC applications with greater than 300-W output power. CrCM PFC has the advantage of minimizing the turnon losses on the PFC MOSFET and eliminates the reverse recovery on the boost diode to reduce losses. CrCM PFC also has a much smaller inductor value than the CCM PFC. The reduced boost inductor value helps to develop the low-profile magnetics necessary for meeting the thin-profile requirement in the design. By interleaving two CrCM power stages, the effective input ripple current is reduced and helps to minimize the EMI filter requirement. The HB-LLC power stage is controlled through the stage of the art UCC256301 resonant controller, which implements current mode control for increased control bandwidth. This increased control bandwidth reduces the output capacitors required to suppress the AC ripple on the output. To achieve high efficiency, the output of the LLC stage uses synchronous rectification based on the UCC24612 device and the CSD19505KCS MOSFET.

The design has low standby power of < 200 mW and meets ENERGY STAR rating requirements as well as 2013 EU eco-design directive ErP Lot 6. The EMI filter is designed to meet EN55011 class-B conducted emission levels. The design is fully tested and validated for various parameters such as regulation, efficiency, EMI signature, output ripple, start-up, and switching stresses. Overall, the design meets the key challenges of industrial power supplies to provide safe and reliable power with all protections built-in, while delivering high performance with low power consumption and low bill-of-material (BoM) cost.

2



# 1.1 Key System Specifications

| PARAMETER                             | TEST CONDITIONS                                              | MIN                           | NOM  | MAX | UNIT |  |
|---------------------------------------|--------------------------------------------------------------|-------------------------------|------|-----|------|--|
| INPUT CONDITIONS                      |                                                              |                               |      |     |      |  |
| Input voltage<br>(V <sub>INAC</sub> ) | _                                                            | 85                            | 230  | 265 | VAC  |  |
| Frequency (f <sub>LINE</sub> )        | _                                                            | 47                            | 50   | 63  | Hz   |  |
| No load power<br>(PSB)                | _                                                            | _                             | 200  | -   | mW   |  |
|                                       | OUTPUT CONDIT                                                | IONS                          |      |     |      |  |
| Output voltage                        | Full load (500 W)                                            |                               | 24   |     | V    |  |
| Output current                        | Full load (500 W)                                            |                               | 21   |     | А    |  |
| Line regulation                       | V <sub>IN</sub> from 85 VAC to 265 VAC, 500-W load           |                               |      | 0.5 | %    |  |
| Load regulation                       | $V_{IN}$ = 230 V, output load from 50 W–500 W                |                               |      | 1   | %    |  |
| Output voltage<br>ripple              | $V_{IN} = 230 \text{ V}, \text{ load} = 500 \text{ W},$      |                               | 200  |     | mV   |  |
| Output power<br>(nominal)             |                                                              |                               |      | 500 | W    |  |
| SYSTEM CHARACTERISTICS                |                                                              |                               |      |     |      |  |
|                                       | $V_{\text{IN}}$ = 230-V AC RMS and full load at 24-V output  |                               | 94.5 |     | %    |  |
| Efficiency (η)                        | V <sub>IN</sub> = 115-V AC RMS and 230-W load at 24-V output |                               | 92   |     | %    |  |
| Brotactiona                           | Output overcurrent                                           |                               | 25   |     | А    |  |
| FIOLECIIONS                           | Output overvoltage                                           |                               | 30   |     | V    |  |
| Operating<br>ambient                  | Open frame                                                   | -10                           | 25   | 55  | °C   |  |
|                                       | Power line harmonics                                         | As per IEC 61000-3- 2 Class A |      |     |      |  |
| Standards and                         | Conducted emissions                                          | EN55022 Class B               |      |     |      |  |
| norms                                 | EFT                                                          | As per IEC-61000-4-4          |      |     |      |  |
|                                       | Surge                                                        | As per IEC-61000-4-5          |      |     |      |  |
| Board form factor                     | FR4 material, 2-layer, 2-oz copper                           | 160 × 80 × 35 mm              |      |     |      |  |

## Table 1. Key System Specifications

3



System Overview

www.ti.com

#### 2 System Overview

#### 2.1 Block Diagram



Figure 1. TIDA-010015 Block Diagram

Figure 1 shows the high-level block diagram of this reference design. The main parts of this design are the UCC28064A (PFC controller), UCC256301 (LLC controller), UCC24612-2 (multi-mode synchronous rectifier controller), and CSD19505KCS (80-V MOSFET).

#### 2.2 Highlighted Products

#### 2.2.1 UCC28064A

The UCC28064A is a two-phase, naturally-interleaved, transient-mode power factor correction (PFC) controller for implementing a high-efficiency, low-component-count, front-end AC/DC PFC stage. The two phase interleaved power stage reduces the filter requirements for input current ripple electromagnetic interference (EMI).

Interleaving control and phase management facilitates high efficiency 80+ and Energy Star designs with reduced input and output ripple. The Natural Interleaving method allows TM operation and achieves 180 degrees between the phases by On-time management and does not rely on tight tolerance requirements on the inductors. The Crossover Notch Reduction block implements a non-linear current shaping characteristic on the instantaneous voltage sense (VINAC) to reduce distortion and increase Power Factor. Negative current sensing is implemented on the total input current instead of just the MOSFET current which prevents MOSFET switching during inrush surges or in any mode where the inductor current may become substantially continuous (CCM). This prevents reverse recovery conduction events between the MOSFET and output rectifier.

## 2.2.2 UCC256301

4

Series resonant converters like LLC are one of the most widely used topologies for implementing mediumto high-power isolated DC/DC power stages in consumer and industrial power supplies. LLC resonant converters are quite popular due to their ability to achieve soft-switching (ZVS turnon) for high-voltage MOSFETs, thereby improving the overall efficiency of a system.

The UCC256301 has a unique, hybrid hysteretic control that provides excellent line and load transient response, minimizing the requirement for output filter capacitors. The wide frequency range of the device can be used to reduce the PFC bulk capacitor required to meet the holdup time requirement in the industrial power supplies. With the integrated high-voltage gate drive, X-Cap discharge function, and additional output overvoltage protection, the UCC256301 reduces the amount of external discreet components required to implement a high-efficiency industrial power supply.

#### 2.2.3 UCC24612-2

The UCC24612-2 is a multi-mode synchronous rectifier controller for active clamp flyback and LLC applications. Along with its 4-A sink and 1-A source capability, this device has a proportional gate drive, which helps when using this synchronous rectifier in LLC applications where the system can operate far above the resonant frequency. The adaptive off-time feature adds robustness to the synchronous rectifier by preventing false triggering.

#### 2.2.4 CSD19505KCS

2.3.1.1

The CSD19505KCS is an 80-V NexFET<sup>TM</sup> power MOSFET, with 2.6-m $\Omega$  resistance and 76-nC gate charge. In this reference design, the CSD19505KCS is used as the synchronous field-effect transistor (FET) to lower the losses in the output stage of the LLC converter.

#### 2.3 System Design Theory

This reference design provides a universal AC mains-powered, 500-W nominal output at 24 V and 20 A. This design comprises a front-end AC/DC PFC power stage followed by an isolated DC/DC LLC power stage.

#### 2.3.1 PFC Regulator Stage Design

**Design Parameters** 

For high power levels such as 500 W, either the single-phase CCM PFC or interleaved CrCM PFC is the preferred topology for implementing PFC. Interleaved CrCM PFC offers certain advantages at these power levels because it ensures valley switching for the PFC MOSFET and ZCS turnoff diode, which reduces the losses in the PFC stage. Cheaper diodes can be used because the PFC diode does not have a hard turnoff. CrCM PFC requires a smaller PFC inductor. By interleaving two CrCM power stages, the overall input ripple current is also reduced. Alternatively, CCM PFC requires a larger inductor and is not very effective in low-profile designs.

This reference design uses the UCC28064A-based interleaved CrCM PFC. The following subsections detail the design process and component selection.

| SYMBOL                | PARAMETER                  | MIN | TYP  | MAX | UNIT |
|-----------------------|----------------------------|-----|------|-----|------|
|                       | INPUT                      |     |      |     |      |
| V <sub>IN</sub>       | Input Voltage              | 85  | 230  | 265 | V    |
| f <sub>LINE</sub>     | Input frequency            | 47  |      | 63  | Hz   |
|                       | OUTPUT                     |     |      |     |      |
| V <sub>OUT</sub>      | Output voltage             |     | 390  |     | VDC  |
| P <sub>OUT(nom)</sub> | Output power               |     |      | 500 | W    |
|                       | Line Regulation            |     |      | 5%  |      |
|                       | Load Regulation            |     |      | 5%  |      |
| PF                    | Targeted power factor      |     | 0.99 |     |      |
| η                     | Targeted efficiency        |     | 98%  |     |      |
| iTHD                  | Targeted input current THD |     | 5%   |     |      |

#### Table 2. Design Parameters for PFC Power Stage Design

5



System Overview

#### 2.3.1.2 Input Current Calculations

The input fuse, bridge rectifier, and input capacitor are selected based on the input current calculations. First, determine the maximum average output current,  $I_{OUT(max)}$  as per Equation 1:

$$I_{OUT(max)} = \frac{\Gamma_{OUT(max)}}{V_{OUT(max)}} = \frac{500}{390} = 1.28 \text{ A}$$
(1)

Calculate the maximum input root mean square (RMS) for the line current,  $I_{INrms(max)}$ , using the parameters from the Table 2 and the initial assumptions of the efficiency and power factor:

$$I_{\rm IN_{RMS}(max)} = \frac{P_{\rm out(max)}}{\eta \times V_{\rm IN(min)} \times pF} = \frac{500}{0.945 \times 85 \times 0.99} = 6.29 \text{ A}$$
(2)

#### 2.3.1.3 Boost Inductor

Calculate the boost inductor using the minimum input voltage and the minimum desired frequency of operation. First calculate the duty cycle,  $DUTY_{(max)}$ , at the peak of the minimum input voltage:

$$\mathsf{DUTY}_{\mathsf{max}} = \frac{V_{\mathsf{OUT}(\mathsf{nom})} - V_{\mathsf{IN}_{\mathsf{RMS}}(\mathsf{min})} \times \sqrt{2}}{V_{\mathsf{OUT}(\mathsf{nom})}} = \frac{390 - (1.414 \times 85)}{390} = 0.691$$
(3)

Equation 4 calculates the boost inductor value.

$$L1 = L2 = \frac{\eta \times (V_{\text{INRMS}(\min)})^{*} \times \text{DUTY}_{(\max)}}{P_{\text{OUT}(\max)} \times F_{\text{MIN}}}$$
(4)

The minimum switching frequency of the converter ( $f_{MIN}$ ) under low line conditions occurs at the peak of low line and is set between 25 kHz and 50 kHz to avoid audible noise. The minimum switching frequency chosen for this design is 40 kHz. Substituting the final values, the boost inductor's inductance is calculated by Equation 5

$$L1 = L2 = \frac{0.945 \times 85^2 \times 0.69}{500 \times 40000} = 236 \quad \mu H$$
(5)

The actual value of the boost inductor used is 240  $\mu$ H. Calculate the required saturation current for the boost inductor is using Equation 6 for the minimum input voltage and under the assumption that both phases equally share the load.

$$I_{L(max)} = \left(\sqrt{2} \times \frac{P_{OUT(max)}}{\eta \times V_{IN_{RMS}(min)}}\right) = 8.8 \text{ A}$$
(6)

The inductor RMS current can be calculated as per Equation 7

$$I_{L_{RMS}} = \frac{I_{L(max)}}{\sqrt{6}} = \frac{8.8 \text{ A}}{\sqrt{6}} = 3.6 \text{ A}$$
(7)

#### 2.3.1.4 Output Capacitor

The output capacitor ( $C_{OUT}$ ) is selected based on the holdup requirement of 10 ms and an output ripple of 25 Vp-p, as Equation 8 and Equation 9 show.

$$C_{OUT} = \frac{2 \times P_{OUT(max)} \times t_{hold\_up}}{\eta \times (V_{OUT(mam)}^2 - V_{OUT(min)}^2)} = \frac{2 \times 500 \times 10 \text{ ms}}{0.945 \times (390^2 - 250^2)} = 123 \text{ }\mu\text{F}$$
(8)

$$C_{\text{OUT}} \ge 2 \times P_{\text{OUT}(\text{max})} \times \frac{1}{V_{\text{OUT}} \times 4 \times \pi \times F_{\text{LINE}} \times V_{\text{PFCRipple}}} = 2 \times 500 \times \frac{1}{390 \times 4 \times \pi \times 47 \times 25} = 173.7 \quad \mu\text{F}$$
(9)

In this reference design, a 220-µF PFC output capacitor is used.

94.5% Efficiency, 500-W Industrial AC/DC Reference Design

IEXAS INSTRUMENTS



#### 2.3.1.5 Current Sense Resistor

The current sense resistor detects the sum of the inductor currents through both phases. The overcurrent protection limit in UCC28064A is 200 mV. The required value of the current sense resistor is calculated for the lowest input voltage and a 25% overload condition. Estimate the peak current first by Equation 10 before calculating the current sense resistor:

$$I_{\mathsf{PEAK}_{CS}} = \frac{2 \times \sqrt{2} \times \mathsf{P}_{\mathsf{OUT}(\mathsf{max})} \times 1.25}{\eta \times V_{\mathsf{IN}_{\mathsf{RMS}}(\mathsf{min})}} = \frac{2 \times \sqrt{2} \times 500 \times 1.2}{0.945 \times 85} = 21 \text{ A}$$
(10)

This result gives the value of the current sense resistor as:

$$\operatorname{Rcs} = \frac{200 \text{ mV}}{21 \text{ A}} \cong 9 \text{ m}\Omega \tag{11}$$

This design uses two 20-m $\Omega$  resistors in parallel.

#### 2.3.1.6 PFC MOSFET

Equation 12 calculates the RMS current through the PFC MOSFET.

$$IDS_{RMS} = \frac{I_{PEAK_{CS}}}{2} \times \sqrt{\frac{1}{6} - \frac{4\sqrt{2} \times V_{IN_{RMS}(min)}}{9\pi \times V_{OUT_{PFC}}}} = \frac{21}{2} \times \sqrt{\frac{1}{6} - \frac{4\sqrt{2} \times 85}{9\pi \times 390}} = 3.7$$
 (12)

Select a MOSFET with a low figure of merit for this application. The key MOSFET specifications that are important for minimizing losses in this design are:

- Low R<sub>DS(on)</sub>, for reducing the conduction losses in the MOSFET
- Low QG, for fast turnoff

#### 2.3.1.7 PFC Diode

Equation 13 calculates the RMS current through the boost diode.

$$IDS_{RMS} = \frac{\binom{I_{PEAK_{CS}}}{2} \times \sqrt{(4\sqrt{2} \times V_{IN_{RMS}(min)})}}{9\pi \times V_{OUT_{PFC}}} = 2.2 \text{ A}$$
(13)

#### 2.3.1.8 Brownout Protection Configuration

The brownout voltage in UCC28064A can be set through the potential divider on the VINAC pin. In this reference design, the brownout voltage is set to 70 V with a hysteresis of 12 V. The following equations determine the value of the resistors in the potential divider network.  $R_A$  refers to the top three resistors in the potential divider (Equation 14) and  $R_B$  refers to the bottom resistor in the potential divider (Equation 14).

$$R_{A} = 12 \times \frac{1.414}{I_{BOHYS}} = \frac{17}{2 \times 10^{-6}} = 8.5 M\Omega$$
(14)

Three resistors of 2.87 M $\Omega$  are connected in series to form RA, with the bottom resistor using Equation 15.

$$\mathsf{R}_{\mathsf{B}} = \frac{1.4 \times \mathsf{R}_{\mathsf{A}}}{70\sqrt{2} - 1.414} = 123.5 \ \mathsf{k}\Omega \tag{15}$$

A standard value of 124 k $\Omega$  is chosen for R<sub>B</sub>.

#### 2.3.1.9 Control Loop Compensation

This design uses a type-2 compensator for the voltage loop compensation. Resistor R42 and capacitors C34 and C36 form the compensator. Start with a value of 7.5 k $\Omega$  for R42. Place a zero close to 10 Hz to give a phase boost close to the gain crossover frequency. This zero is formed by R42 and C36.

$$C36 = \frac{1}{2\pi \times 10^{\times} 7500} = 2.12 \ \mu F$$
(16)

Choose a 2.2- $\mu$ F capacitor for the C36 capacitor.

Place a pole at a frequency much lower than the lowest switching frequency, around 20 KHz, to attenuate the switching noise. This pole is formed by R42 and C34.

$$C34 = \frac{1}{2\pi \times 20000 \times 7500} = 1.06$$
 nF

(17)

94.5% Efficiency, 500-W Industrial AC/DC Reference Design

TIDUEC2B-October 2018-Revised May 2020

Submit Documentation Feedback

# 2.3.1.10 Programming VOUT and HVSEN

System Overview

The Vsense pin sets the output voltage regulation point. To minimize the no-load losses, use high-value resistances to construct this potential divider network. Use three  $3.01-M\Omega$  resistors to form the top resistor in the potential divider. Calculate the bottom resistor using Equation 18.

$$R_{\rm D} = V_{\rm REF} \times \frac{R_{\rm C}}{V_{\rm OUT(nom)} - V_{\rm REF}} = \frac{6 \times 9 \times 10^6}{390 - 6} = 140.63 \text{ k}\Omega$$
(18)

Use a standard value of 142 k $\Omega$  for the bottom resistor on the Vsense pin.

This reference design uses the HVSEN pin to set the fail-safe output overvoltage protection (OVP). Three 3.01-M $\Omega$  resistors form the top resistor in the potential divider. Calculate the bottom resistor using Equation 19.

$$\mathsf{R}_{\mathsf{F}} = \frac{4.87 \times \mathsf{R}_{\mathsf{E}}}{\mathsf{V}_{\mathsf{OUT}(\mathsf{pk})} - 4.87} = \frac{4.87 \times 9 \times 10^6}{430 - 4.87} = 103.1 \quad \mathsf{k}\Omega \tag{19}$$

A standard 103-k $\Omega$  bottom resistor has been used in the design.

## 2.3.2 LLC Converter Stage Design

Increased demands for high-power-density power supplies have resulted in the increase in switching frequency of the converters designed. While component sizes tend to decrease with an increase in the switching frequency, device switching losses (which are proportional to frequency) have significantly increased contributing to resulting in significant efficiency loss. Resonant converters use soft-switching techniques to alleviate switching loss problems and attain high efficiencies. Further, soft-switching helps attain low losses during light load conditions, very-low device stress, and reduced EMI.

The LLC resonant converter is based on the series resonant converter (SRC). By utilizing the transformer magnetizing inductor, zero-voltage switching can be achieved over a wide range of input voltage and load. As a result of multiple resonances, zero-voltage switching can be maintained even when the switching frequency is higher or lower than the resonant frequency.

In this design, the LLC converter operates at a high nominal switching frequency of around 100 kHz. This allows to minimize the dimension of the LLC transformer to meet the low profile requirements. The converter achieves the best efficiency when operated close to its resonant frequency at a nominal input voltage. As the switching frequency is lowered, the voltage gain is significantly increased. This allows the converter to maintain regulation when the input voltage falls low. These features make the converter ideally suited to operate from the output of a high-voltage boost PFC pre-regulator, allowing it to hold up through brief periods of AC line-voltage dropout.

With its hybrid hysteretic control and ZCS avoidance feature, the UCC256303 LLC controller enables safe operation of the LLC power stage while minimizing the dimension of the output capacitors. In addition, the controller delivers complete system protection functions including overcurrent, undervoltage lockout (UVLO), and overvoltage protection (OVP).

Table 3 lists the design parameters for the LLC power stage design.

| SYMBOL              | PARAMETER                   | MIN | ТҮР   | MAX | UNIT |
|---------------------|-----------------------------|-----|-------|-----|------|
|                     | INPUT                       |     |       |     |      |
| V <sub>INDC</sub>   | Input voltage               | 250 | 390   | 410 | V DC |
|                     | OUTPUT                      |     |       |     |      |
| V <sub>OUT</sub>    | Output voltage              |     | 24    |     | V    |
| P <sub>OUT</sub>    | Max output power            |     |       | 500 | W    |
| f <sub>sw_nom</sub> | Nominal switching frequency |     | 100   |     | kHz  |
|                     | Line regulation             |     | 1     |     | %    |
|                     | Load regulation             |     | 1     |     | %    |
| η                   | Targeted efficiency         |     | 0.965 |     |      |

#### Table 3. Design Parameters for LLC Power Stage Design



8



(20)

#### 2.3.2.1 Determine LLC Transformer Turns Ratio N

The LLC tank is designed to have a nominal gain,  $M_g$ , of 1 at the resonant frequency. Use Equation 20 to estimate the required turns ratio.

$$n = M_g \times \frac{V_{DCIN(nom)}}{V_{O(nom)} + V_F} : M_g = 1$$

where

- M<sub>q</sub> is the voltage gain
- V<sub>DCIN(nom)</sub> is the nominal PFC output
- V<sub>O(nom)</sub> is the output voltage
- V<sub>F</sub> is the voltage drop across the synchronous rectifier

From the specifications, the nominal values for input voltage and output voltage are 390 V and 24 V, respectively. Assuming an average drop of 100 mV on the synchronous rectifier, the turns-ratio can be calculated as:

$$n = 1 \times \left(\frac{390}{24 + 0.1}\right) = 8.07 \tag{21}$$

The transformer turns ratio is set to 8.

#### 2.3.2.2 Determine $M_{g_{min}}$ and $M_{g_{max}}$

Determine M<sub>g min</sub> and M<sub>g max</sub> using Equation 22 and Equation 23, respectively.

$$M_{g_{min}} = n \times \left(\frac{V_{O} + V_{F}}{\frac{V_{DCIN}(max)}{2}}\right) = 8.0 \times \left(\frac{24.1 \text{ V}}{\frac{410 \text{ V}}{2}}\right) = 0.94$$

$$M_{g_{max}} = n \times \left(\frac{V_{O(nom)} + V_{F}}{\frac{V_{DCIN}(min)}{2}}\right) = 8.0 \times \left(\frac{24.1 \text{ V}}{\frac{250 \text{ V}}{2}}\right) = 1.542$$
(22)
(23)

The dimensioned  $M_{g_{max}}$  is increased to 1.1 times the required value to have some margin =  $M_{g_{max}}$  = 1.1 × 1.542 ≈ 1.697.

#### 2.3.2.3 Determine Equivalent Load Resistance (Re) of Resonant Network

Equation 24 calculates the equivalent load resistance at nominal and peak load under nominal output voltage and peak output voltage.

$$R_{e} = \frac{8 \times n^{2}}{\pi^{2}} \times \left(\frac{V_{O(nom)}}{I_{O(nom)}}\right) = \frac{8 \times 8^{2}}{\pi^{2}} \times \left(\frac{24}{20}\right) = 62.25 \quad \Omega$$
(24)

#### 2.3.2.4 Select Lm and Lr Ratio (Ln) and Qe

Set the resonance point for the LLC converter close to 100 kHz to minimize the dimension of the LLC transformer set. The operating point of the LLC power stage is close to this frequency during a full load condition. Choose a value of  $L_r = 27 \mu H$  and  $C_r = 94 nF$  to calculate the value of the resonant frequency as follows:

$$F_{r} = \frac{1}{2 \times \pi \times \sqrt{L_{r} \times C_{r}}} = 99.9 \text{ kHz}$$
 (25)

The magnetizing inductance to resonant inductance ratio is chosen as 6.6:1 to develop a sufficient Q while simultaneously minimizing the magnetizing current in the LLC transformer. A PQ 32/30 core has been used to realize the LLC transformer. The required leakage inductance is provided through an additional shim inductor built on a 20/20 PQ core.

#### 2.3.2.5 Determine Primary-Side Currents

Use Equation 26 to calculate the primary-side RMS load current  $(I_{pri})$  at a full load condition:

$$I_{pri} = \frac{\pi}{2\sqrt{2}} \times \frac{I_{O(nom)}}{n} = 1.11 \times \frac{20}{8.0} = 2.775$$
 A

As calculated in Equation 27, the RMS magnetizing current ( $I_m$ ) at  $f_{SW min} = 70$  kHz is:

9

(26)



(30)

System Overview

$$I_{m} = \frac{2\sqrt{2}}{\pi} \times (n \times \frac{V_{O(nom)} + V_{F}}{2 \times \pi \times f_{SW(min)} \times L_{M}}) = \frac{2\sqrt{2}}{\pi} \times (\frac{8.0 \times 24}{2 \times \pi \times 70 \text{ kHz} \times 240 \text{ }\mu\text{H}}) = 1.64 \text{ A}$$
(27)

Equation 28 calculates the resonant circuit current (I,):

$$I_{r} = \sqrt{I_{m}^{2} + I_{pri}^{2}} = \sqrt{1.64^{2} + 2.775^{2}} = 3.22 \text{ A}$$
(28)

This value is also equal to the transformer primary winding current at f<sub>SW min</sub>.

#### 2.3.2.6 Determine Secondary-Side Currents

The secondary-side RMS currents can be calculated from the average load current. Assuming the LLC power stage is operating close to its second resonant frequency, the RMS current through each rectifier in the secondary-side push-pull output is calculated in Equation 29:

$$I_{sec_{RMS}} = I_{sec} \times \frac{\pi}{4} = 15.71 \text{ A}$$
 (29)

where:

• I<sub>sec</sub> is the full-load, secondary-side output current (equal to 20 A)

#### 2.3.2.7 Primary Side MOSFETs

Consider each MOSFET to have an input voltage equal to its maximum applied voltage. A MOSFET with a maximum drain source voltage greater than 500 V is feasible for this design. The turnon losses can be neglected for an LLC power stage working in ZVS. Choose the MOSFET based on the values for  $R_{DS(on)}$  and COSS. Optimizing the COSS helps to minimize the dead time required for achieving ZVS, thereby minimizing the duty cycle loss. This reference design uses the STP24N60M2 MOSFET. The adaptive dead-time optimization feature of the UCC256301 helps to maximize the duty cycle, which improves the efficiency.

#### 2.3.2.8 Secondary-Side Synchronous MOSFETs

Equation 30 calculates the synchronous rectifier maximum voltage rating.

 $V_{DSmax_{sec}} = 1.2 \times 2 \times V_{O(nom)} = 57.6$  V

The current rating of the MOSFET is determined as  $I_{sec Mrms} = 15.7$  A.

This reference design uses TI's CSD19505KCS MOSFET with very low R<sub>DS(on)</sub> (< 3 m $\Omega$ ) and Q<sub>g</sub> (< 80 nC). The very low R<sub>DS(on)</sub> of the device helps to reduce the overall loss in the synchronous rectifier.

#### 2.3.2.9 Soft Start—UCC256301

The UCC256301 is configured to provide a maximum 400-ms soft-start period. During start-up the softstart capacitor charges using the internal 25- $\mu$ A current source. The UCC256301 exits soft start when the closed-loop control takes over or when the voltage on the soft-start capacitor reaches 7 V. Select the value of the soft-start capacitor using Equation 31.

$$C_{SS} = C33 = 400 \text{ ms} \times \frac{25 \ \mu A}{7 \ V} = 1.5 \ \mu F$$
 (31)



#### 2.3.2.10 Current Sense Circuit (ISNS Pin)—UCC256301

The overcurrent limit OCP3 is set to trigger at 1.2 times the peak overload capability of the system.

$$V_{\rm ISNSFulload} = \frac{OCP3}{1.2} = \frac{0.6}{1.2} = 0.5 \quad V$$
(32)

The current sense ratio is then calculated as:

$$\mathsf{K}_{\mathsf{ISNS}} = \frac{V_{\mathsf{ISNSFullload}}}{\frac{P_{\mathsf{OUTMax}}}{\eta} \times \frac{1}{V_{\mathsf{DCIN}(\mathsf{nom})}}} = \frac{0.5}{500 \times \frac{1}{390}} = 0.39 \quad \Omega$$
(33)

Select the current sense capacitor  $C_{ISNS} = C39 = 150 \text{ pF}$ . Equation 34 calculates the current sense resistor  $R_{ISNS}$ .

$$R_{ISNS} = R3 = K_{ISNS} \times \frac{C_R}{C_{ISNS}} = 0.39 \times \frac{94 \times 10^{-9}}{150 \times 10^{-12}} = 244 \quad \Omega$$
(34)

Use a standard 240- $\Omega$  resistor for R3.

#### 2.3.2.11 Overvoltage Protection (BW Pin)—UCC256301

The BW pin senses the output voltage through the bias winding mounted on the LLC transformer. This pin can be used to provide an additional OVP in the system. In this reference design, the bias winding has 0.67 number of turns as the secondary winding. When the OVP voltage is set to 32 V, the bias winding voltage will be 21.3 V. After implementing this setting, the BW pin potential divider is configured in such a way that it acknowledges the 4 V at the 32-V output.

 $R_{BWLOWER} = R12 = 10 \text{ k}\Omega$ . Thus  $R_{BWUPPER}$  is calculated as per Equation 35:

$${\sf R}_{\sf BWUPPER}\,{=}\,{\sf R9}\,{=}\,{\sf R12}$$
 ×  $rac{21.3}{4}rac{V-4}{V}\,{=}\,43\,.\,25\,$  k $\Omega$ 

(35)



#### 3 Hardware, Software, Testing Requirements, and Test Results

#### 3.1 Required Hardware

#### 3.1.1 Test Conditions

Input conditions:

- VIN: 85- to 265-V AC
- IIN: Current limit to 8 A
- **Output Conditions:**
- V<sub>OUT</sub> 24 V
- I<sub>OUT</sub> 0 A to 20 A

## 3.1.2 Required Equipment

A list of required equipment follows:

- Isolated AC Source
- Single phase power analyzer
- Digital Oscilloscope
- 61/2 Digit Multimeter
- Resistive load
- 12-V DC Fan

#### 3.1.3 Procedure

The testing procedure follows:

- 1. Turn on the 12-V DC fan and set the current to obtain approximately 200 LFM airflow on the board
- 2. Connect the input terminals (connector J3) of the reference board to the AC power source.
- 3. Solder output connections on the board, output is marked with 24V and GND, to the resistive load
- 4. Set a minimum load of approximately 50 mA
- Gradually increase the input voltage from 0 V to turn on a voltage of 85-V AC. As the voltage across the PFC bulk capacitor crosses 90 V, the LLC section begins working and supplies the auxiliary power to the PFC controller. At this point, the PFC starts and boosts the PFC stage output voltage to 390-V DC.
- 6. Observe the start-up conditions for smooth switching waveforms.
- 7. Apply load and perform tests to determine the efficiency, obtain regulation data, and observe steady state operating conditions.

www.ti.com



## 3.2 Testing and Results

#### 3.2.1 Efficiency, Regulation, PF, and iTHD

This section shows the efficiency, power factor, regulation, and iTHD results at 115-V AC and 230-V AC input.



Figure 3. LLC Stage Efficiency





Figure 4. System Overall Efficiency

Figure 5. Load Regulation



Figure 6. Power Factor





Figure 7. iTHD Data

#### 3.2.2 Standby Power

The standby power consumption at no load is shown in Table 4.

#### **Table 4. Standby Power**

| VIN AC | Pin    |
|--------|--------|
| 115 V  | 170 mW |
| 230 V  | 190 mW |

#### 3.2.3 Load Transient Response

Figure 8 shows the transient response of the system when the 24-V output load varies from 5 A to 20 A at a slew rate of 500 mA/ $\mu$ s.



#### Figure 8. Transient Response at 24-V Output



#### 3.2.4 PFC MOSFET Switching Waveforms

This section shows the PFC MOSFET turnon and turnoff switching waveforms. Figure 9 shows the turn on of PFC MOSFET at 115 V, Figure 10 shows the turn off of PFC MOSFET at 115 V, Figure 11 shows the turn on of PFC MOSFET at 230 V and Figure 12 shows the PFC MOSFET turn off switching waveform at 230 V.







Figure 10. PFC MOSFET Turnoff Waveform at 115 V



Figure 11. PFC MOSFET Turnon Waveform at 230 V





Figure 12. PFC MOSFET Turnoff Waveform at 230 V

#### 3.2.5 LLC Stage Switching Waveform

Figure 13 shows the primary-side switching waveform of the LLC stage depicting the tank current and lowside MOSFET switching waveform.





Figure 14 shows the synchronous MOSFET and synchronous drive output waveform.



Figure 14. Synchronous MOSFET V<sub>DS</sub> and Proportional Gate Drive Signal



#### 3.2.6 Full-Load Thermal Image

Figure 15 shows the full-load thermal image at 230 VAC input after letting the board run for 20 minutes and with a FAN cooling of 200 LFM.



Figure 15. Thermal Image at Full Load, 230-VAC Input



#### 4 Design Files

#### 4.1 Schematics

To download the schematics, see the design files at TIDA-010015.

#### 4.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-010015.

## 4.3 PCB Layout Recommendations

#### 4.3.1 Layout Prints

To download the layer plots, see the design files at TIDA-010015.

#### 4.4 Altium Project

To download the Altium Designer® project files, see the design files at TIDA-010015.

#### 4.5 Gerber Files

To download the Gerber files, see the design files at TIDA-010015.

#### 4.6 Assembly Drawings

To download the assembly drawings, see the design files at TIDA-010015.

#### 5 Software Files

To download the software files, see the design files at TIDA-010015.

#### 6 Related Documentation

- 1. Texas Instruments, UCC28064A Natural Interleaving<sup>™</sup> Transition-Mode PFC Controller with High Light-Load Efficiency Data Sheet
- 2. Texas Instruments, UCC256301 Hybrid Hysteretic Mode Wide V<sub>IN</sub> LLC Resonant Controller Enabling Ultra-Low Standby Power Data Sheet
- 3. Texas Instruments, UCC24612 High Frequency Synchronous Rectifier Controller Data Sheet

#### 6.1 Trademarks

TI E2E is a trademark of Texas Instruments. Altium Designer is a registered trademark of Altium LLC or its affiliated companies. All other trademarks are the property of their respective owners.

#### 7 About the Author

**SALIL CHELLAPPAN** is System Manager, Member, and Group Technical Staff at Texas Instruments, where he is responsible for developing customized power solutions as part of the power delivery, industrial segment. Salil brings to this role his extensive experience in power electronics, power conversion, EMI/EMC, power and signal integrity, and analog circuits design spanning many high-profile organizations. Salil holds a bachelor of technology degree from the University of Kerala.

**RAMKUMAR S** is a systems engineer at Texas Instruments, where he is responsible for developing reference design solutions for the industrial segment. Ramkumar brings his diverse experience in analog and digital power supplies design to this role. Ramkumar earned his master of technology (M.Tech) from the Indian Institute of Technology in Delhi.



About the Author

**NEHA NAIN** is a systems engineer at Texas Instruments, where she is responsible for developing reference design solutions for the power delivery, industrial segment. Neha earned her bachelor in electrical and electronics engineering from the PES Institute of Technology (now PES University), Bangalore.



Page

## **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | anges from A Revision (May 2019) to B Revision | Page |
|----|------------------------------------------------|------|
| •  | Changed block diagram                          | 1    |

#### Changes from Original (October 2018) to A Revision

| • | Changed Applications links                                                                      | 1  |
|---|-------------------------------------------------------------------------------------------------|----|
| • | Changed 400 mW to 200 mW                                                                        | 2  |
| • | Changed nominal value of no load power from 400 mW to 200 mW in Key System Specifications table | 3  |
| • | Changed pin values in Standby Power table                                                       | 15 |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated