

# SN65LVPE502A Schematic Checklist

Malik Barton

### **ABSTRACT**

The SN65LVPE502A is a dual-channel, single-lane USB 3.0 Gen 1 redriver and signal conditioner. Its supports data rates up to 5 Gbps. This device complies with USB 3.0 specification revision 1.0 supporting electrical idle condition. It complies with low frequency periodic signals (LFPS) for USB 3.0 power management modes. The schematic checklist shows an explanation of each device pin. The schematic checklist gives the recommended configuration for default operation. Use this information to check the connectivity for each SN65LVPE502A on a system schematic.

This document aids design at the system level for general applications. It should not be the only resource used. In addition to this list, customers are advised to use the information in the SN65LVPE502A datasheet to gain a full understanding of device functionality. Project collateral discussed in this application report can be downloaded from the following URL: www.ti.com/lit/zip/SLLA402.

## **Trademarks**

All trademarks are the property of their respective owners.

#### 1 SN65LVPE502A Schematic Checklist

Table 1. SN65LVPE502A Schematic Checklist

| Pin Name           | Pin Number(s)<br>(RGE Packages) | Pin Description                                                               | Recommendation                                                                                                                                                                                                                                       |  |
|--------------------|---------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Power Pins         |                                 |                                                                               |                                                                                                                                                                                                                                                      |  |
| VCC                | 1,13                            | 3.3 V (±10%) Positive Power Supply                                            | Parallel array of one 1 µF and two 0.1 µF capacitors to GND.                                                                                                                                                                                         |  |
| GND                | 6, 10, 18, 21, PAD              | Ground                                                                        | Connected to Ground.                                                                                                                                                                                                                                 |  |
| Configuration Pins |                                 |                                                                               |                                                                                                                                                                                                                                                      |  |
| EQ1                | 2                               | Tri-level configuration input pins for CH 1 Equalization.                     | Use 47 k $\Omega$ pull-down resistor for 3 dB of gain on CH 1. Refer to Table 1 in the datasheet for additional configurations. To avoid over equalizing data start at the lowest settings and increase until desired eye is achieved.               |  |
| EQ2                | 17                              | Tri-level configuration input pins for CH 2 Equalization.                     | Use 47 k $\Omega$ pull-down resistor for 3 dB of gain on CH 2. Refer to Table 1 in the datasheet for additional configurations. To avoid over equalizing data start at the lowest settings and increase until desired eye is achieved.               |  |
| DE1                | 16                              | Tri-level configuration input pins for CH 1 De-emphasis.                      | Use 47 k $\Omega$ pull-down resistor for 0 dB of de-emphasis on CH 1 output. Refer to Table 1 in the datasheet for additional configurations. To avoid over equalizing data start at the lowest settings and increase until desired eye is achieved. |  |
| DE2                | 3                               | Tri-level configuration input pins for CH 2 De-emphasis.                      | Use 47 k $\Omega$ pull-down resistor for 0 dB of de-emphasis on CH 2 output. Refer to Table 1 in the datasheet for additional configurations. To avoid over equalizing data start at the lowest settings and increase until desired eye is achieved. |  |
| OS1                | 15                              | Tri-level configuration input pins for CH 1 Output Swing.                     | Use 47 k $\Omega$ pull-down resistor for 0.9 x Vpp on CH 1 output. Refer to Table 1 in the datasheet for additional configurations. To avoid over equalizing data start at the lowest settings and increase until desired eye is achieved.           |  |
| OS2                | 4                               | Tri-level configuration input pins for CH 2 Output Swing.                     | Use 47 k $\Omega$ pull-down resistor for 0.9 x Vpp on CH 1 output. Refer to Table 1 in the datasheet for additional configurations. To avoid over equalizing data start at the lowest settings and increase until desired eye is achieved.           |  |
| EN_RXD             | 5                               | Active hgih device enable, has an internal 660-k $\Omega$ pull-down resistor. | Add a 4.7 $\ensuremath{K\Omega}$ Pull up to VCC for normal operation. Resets state machine when toggled.                                                                                                                                             |  |



References www.ti.com

Table 1. SN65LVPE502A Schematic Checklist (continued)

| Pin Name       | Pin Number(s)<br>(RGE Packages) | Pin Description                                                      | Recommendation                                                                                                                                                                                                                               |
|----------------|---------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB Data Lines |                                 |                                                                      |                                                                                                                                                                                                                                              |
| Device_TX1+    | 22                              | Differential output for 5 Gbps signal connected to a USB 3.0 Device. | Connect to the USB3.1 RXP/N terminals from an USB3 HOST, HUB or DEVICE using 0.1 uF AC coupling capacitors or connect to the TXP/N terminals from an USB3 connector using 0.1 uF AC coupling capacitors. These pins allow polarity swapping. |
| Device_TX1-    | 23                              |                                                                      |                                                                                                                                                                                                                                              |
| Host_RX1+      | 12                              | Differential output for 5 Gbps signal connected to a USB 3.0 Host.   |                                                                                                                                                                                                                                              |
| Host_RX1-      | 11                              |                                                                      |                                                                                                                                                                                                                                              |
| Host_TX2+      | 9                               | Differential input for 5 Gbps signal connected to a USB 3.0 Host.    | Connect to the USB3.1 TXP/N terminals from an USB3 HOST, HUB or DEVICE using 0.1µF AC coupling capacitors or connect to the RXP/N terminals from an USB3 connector. NO AC coupling capacitors. These pins allow polarity swapping.           |
| Host_TX2-      | 8                               |                                                                      |                                                                                                                                                                                                                                              |
| Device_RX2+    | 19                              | Differential input for 5 Gbps signal connected to a USB 3.0 Device.  |                                                                                                                                                                                                                                              |
| Device_RX2-    | 20                              |                                                                      |                                                                                                                                                                                                                                              |
| Misc. Pins     |                                 |                                                                      |                                                                                                                                                                                                                                              |
| RSVD           | 14                              | Reserved                                                             | Leave no-connected.                                                                                                                                                                                                                          |
| NC             | 2,3,4,6,14,18,24                | No Connection                                                        | Leave no-connected.                                                                                                                                                                                                                          |

Notes: Common mode chokes placed as close as possible to the USB connectors. Verify the pinout of the USB connectors. Verify pin-out of TUSB522P matches datasheet. Always refer to the datasheet of this device for complete descriptions of each pin. This document is made for RGE Packages.

## 2 References

• SN65LVPE502x Dual Channel USB 3.0 Redriver and Equalizer Datasheet

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated