

Application Report SPNA107-April 2007

# Power Mode Settings Within the TMS470

Keith Engler and John Mangino

AEC TMS470

# ABSTRACT

The TMS470 family of ARM7 microcontrollers has four modes of operation: Standby, Idle, Halt and Run. The device starts in Run mode, and the other three are considered low-power modes. Additional power savings are available by disabling the flash memory.

This application report explains how to change into the low-power modes and how to disable and enable the flash.

This application report also describes idiosyncrasies associated with the disabling and bypassing of the PLL.

#### Contents

| 1 | Introduction                                           | 2 |
|---|--------------------------------------------------------|---|
| 2 | Clock Descriptions                                     | 2 |
|   | Setting Low-Power Modes and Disabling the TMS470 Flash |   |
|   | Rules for Enabling and Bypassing the PLL               |   |
|   | References                                             |   |
|   |                                                        |   |

#### List of Tables

| 1 | Clock Descriptions            | 2 |
|---|-------------------------------|---|
| 2 | Clock Domains                 | 2 |
| 3 | Registers for Disabling Flash | 6 |

# 1 Introduction

This application report describes how to set the TMS470 family of ARM7 microcontrollers into each of the four modes of operation: Standby, Idle, Halt, and Run. It also describes how to enable and disable the flash memory.

This document starts by listing and describing the clocks associated with the TMS470 family of devices, followed by the state of these clocks for each mode of operation. The remaining sections describes each mode of operation and how to program them and how to disable the flash.

# 2 Clock Descriptions

The TMS470R1xxx family of devices has various clocks. Table 1 describes these clocks and where they are used in the devices.

| Clock  | Description                                                                                                                                                                                                                                                               |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ACLK   | ACLK is the output clock from the oscillator/PLL prior to the prescale divider. The system synthesizes the other device clocks off the prescaled ACLK. The clock control module synthesizes SYSCLK from ACLK by dividing the frequency by the prescale divider (GLBCTRL). |  |  |
|        | SYSCLK clocks these modules:                                                                                                                                                                                                                                              |  |  |
| SYSCLK | RAM<br>HET<br>Flash control registers<br>Flash system control registers<br>DMA                                                                                                                                                                                            |  |  |
| MCLK   | MCLK operates at the same frequency as SYSCLK and is inverted (180 out of phase). MCLK clocks the CPU.                                                                                                                                                                    |  |  |
| ICLK   | ICLK is generated from the SYSCLK, and the frequency is controlled by a prescale (PCR.4:1). ICLK clocks peripherals.                                                                                                                                                      |  |  |
| RTICLK | RTICLK operates at the same frequency and is in phase with the SYSCLK. RTICLK clocks only the real-time interrupt counters.                                                                                                                                               |  |  |
| ADCLK  | The ADC core is synchronized with the internal ADC clock. ADCLK is derived from ICLK.                                                                                                                                                                                     |  |  |

## **Table 1. Clock Descriptions**

# 2.1 Active Clock Domains

Table 2 shows the state of each clock for each mode of operation.

#### **Table 2. Clock Domains**

| <b>Device Condition</b> | LPM Bits       | Oscillator | ACLK     | RTICLK   | SYSCLK   | ICLK     | MCLK     |
|-------------------------|----------------|------------|----------|----------|----------|----------|----------|
| RUN                     | LPM.1:0 = 0x00 | Active     | Active   | Active   | Active   | Active   | Active   |
| RST low                 | N/A            | Active     | Active   | Active   | Active   | Active   | Active   |
| IDLE                    | LPM.1:0 = 0x01 | Active     | Active   | Active   | Active   | Active   | Inactive |
| STANDBY                 | LPM.1:0 = 0x02 | Active     | Active   | Active   | Inactive | Inactive | Inactive |
| PORRST low              | N/A            | Active     | Inactive | Inactive | Inactive | Inactive | Inactive |
| HALT                    | LPM.1:0 = 0x03 | Inactive   | Inactive | Inactive | Inactive | Inactive | Inactive |

# 3 Setting Low-Power Modes and Disabling the TMS470 Flash

This section explains the procedures for entering standby and halt mode on the TMS470R1xxx family of devices. The flash module must be configured for sleep mode before entering device standby or halt mode.

• Standby mode

When the TMS470R1xxx device is in standby mode, the oscillator, ACLK, and RTICLK are active. SYSCLK, ICLK, and MCLK are inactive.

Halt mode

When the TMS470R1xxx device is in halt mode, the oscillator, ACLK, RTICLK, SYSCLK, ICLK, and MCLK are inactive.

Flash sleep mode

When the flash module enters sleep mode, both banks and charge pump are asleep. While the banks are asleep, both the sense reference and the sense amplifiers are disabled. While the charge pump is in sleep mode, all circuits are disabled.

The flash module consists of the flash banks, charge pump, power and mode control logic, data path, burst logic, and write/erase state machines. Flash banks are a group of flash sectors, which share input/output buffers, data paths, sense amplifiers, and control logic. The charge pump consists of voltage generators and associated control.

# 3.1 Automatic Power Down of Flash Banks

The flash module provides a mechanism to automatically power down flash banks after they have not been accessed for a user-programmable time. Special timers automatically sequence the power up and power down of each bank independently of each other. The charge pump module has its own independent power up/down timers.

## 3.1.1 Sequence for Bank Power Down

- Enter flash configuration mode. GCR |= FLCONFIG;
- 2. Set up the PSLEEP in the FMMAC1 register.
  - Pump Sleep (PSLEEP) contains the starting count value for the charge pump sleep down counter. While the charge pump is in sleep mode, the power-mode management logic holds the charge pump sleep counter at this value. When the charge pump exits sleep power mode, the down counter delays from 0 to 32767 SYSCLK cycles before putting the charge pump into standby power mode (the flash module cannot exit charge pump sleep mode directly to active mode).

FMMAC1 = PSLEEP\_MAX;

- 3. Set up PSTDBY, PMPPWR, and BANK in the FMMAC2 register.
  - Pump Standby (PSTDBY) contains the starting count value for the charge pump standby down counter. While the charge pump is in standby mode, the power-mode management logic holds the charge pump standby counter at this value. When the charge pump exits standby power mode, the down counter delays from 0 to 2047 SYSCLK cycles before putting the charge pump into active mode.
  - Flash Pump Fallback Power Mode (PMPPWR) contain the bits to select what power mode the charge pump enters after the pump active grace period (PAGP) counter has timed out.
  - Bank Enable (BANK) selects which bank is enabled for operations.

FMMAC2 = BANK0\_ENA + PMPPWR\_SLEEP + PSTDBY\_MAX;

- 4. Set up BAGP, BSTBY, and BNKPWR in the FMBAC1 register.
  - Bank Active Grace Period (BAGP) contains the starting count value for the BAGP down counter. Any access to a given bank causes its BAGP counter to reload the BAGP value for that bank. After the last access to this flash bank, the down counter delays from 0 to 255 SYSCLK cycles before putting the bank into one of the fallback power modes as determined by BNKPWR[1:0] in this register.
  - Bank Standby (BSTBY) contains the starting count value for the bank standby down counter. While the bank is in standby mode, the power-mode management logic holds the bank standby counter at this value. When the bank exits standby power mode, the down counter delays (counts down to zero) from 0 to 63 SYSCLK cycles before putting the bank into bank active mode.
  - Bank Power Mode (BNKPWR) describes the fallback power mode that the flash bank enters after the bank active grace period counter has timed out.

FMBAC1 = BNKPWR\_SLEEP + BSTDBY\_MAX + 0xff00;

- 5. Setup BSLEEP,WAIT[7:4] and WAIT[3:0] in the FMBAC2 register.
  - Bank Sleep (BSLEEP) contains the starting count value for the bank sleep down counter. While
    the bank is in sleep mode, the power-mode management logic holds the bank sleep counter at this
    value. When the bank exits sleep power mode, the down counter delays from 0 to 127 SYSCLK
    cycles before putting the bank into active mode.
  - Wait State Counter (WAIT[7:4]) contains the starting count value for the wait state down counter. The down counter delays from 0 to 15 SYSCLK cycles before indicating that data is available. For normal operation, these bits are set to 000 for single cycle standard read mode, or to 001 for pipeline mode. Wait bits 7:4 must match wait bits 3:0.
  - Wait State Counter (WAIT[3:0]). For normal operation, these bits are set to 000 for single cycle standard read mode, or to 001 for pipeline mode. Wait bits 3:0 must match wait bits 7:4.
  - FMBAC2 = PIPELINE\_MODE + BSLEEP\_MAX;
- 6. Setup ENPIPE in the FMREGOPT register.
  - Enable Pipe Mode (ENPIPE). Pipeline mode is active when ENPIPE is set, configuration mode is disabled, and the MCU F05 flash module is not in halt mode. Pipeline mode is overridden in configuration mode and in halt mode. The default value of ENPIPE is device specific. See the device-specific data sheet for the reset state of ENPIPE.

FMREGOPT = ENPIPE

7. Enter Halt mode. After executing the HALT instruction, a dummy access to this register is needed to enter the low-power mode.

CLKCNTL |= LPM\_HA; dummy=CLKCNTL;

#### 3.1.2 Code Example for Setting the CLKCNTL Register Into Standby Mode

```
int dummy
CLKCNTL = CLKSR_SYSCLK + CLKDIR + CLKDOUT + LPM_STANDBY;
dummy = CLKCNTL; // Dummy Read required
```

#### 3.1.3 Code Example for Setting the Idle Mode

```
int dummy
CLKCNTL = CLKSR_SYSCLK + CLKDIR + CLKDOUT + LPM_IDLE;
dummy = CLKCNTL; // Dummy Read required
```



3.1.4 Code Example for Setting the Halt Mode

```
int dummy
CLKCNTL = CLKSR_SYSCLK + CLKDIR + CLKDOUT + LPM_HA;
dummy = CLKCNTL; // Dummy Read required
```

# 3.1.5 Code Example for Setting the Run Mode

```
int dummy
CLKCNTL = CLKSR_SYSCLK + CLKDIR + CLKDOUT + LPM_RUN;
dummy = CLKCNTL; // Dummy Read required
```

## 3.1.6 Code Example for the A64, A128, and A256

| GCR   = FLCONFIG;                                          | // Must be in flash config mode          |
|------------------------------------------------------------|------------------------------------------|
| <pre>FMMAC1 = PSLEEP_MAX;</pre>                            | <pre>// pump sleep to standby time</pre> |
| <pre>FMMAC2 = BANK0_ENA + PMPPWR_SLEEP + PSTDBY_MAX;</pre> | // Pump power sleep                      |
| <pre>FMBAC1 = BNKPWR_SLEEP+ BSTDBY_MAX + 0xff00;</pre>     | // Bank power sleep 256 cycles           |
|                                                            | // before flash shut down                |
| <pre>FMBAC2 = PIPELINE_MODE + BSLEEP_MAX;</pre>            | // 1 wait states                         |
| FMREGOPT = ENPIPE;                                         | // ENABLE PIPELINE MODE                  |
|                                                            |                                          |
| CLKCNTL   = LPM_HA;                                        | // Halt mode                             |
| dummy=CLKCNTL;                                             | // Dummy access                          |
|                                                            |                                          |

# 3.1.7 Code Example for the B1M

```
GCR |= FLCONFIG;
                                                  // Must be in flash config mode
                                                  // pump sleep to standby time
FMMAC1 = PSLEEP MAX;
FMMAC2 = BANK0_ENA + PMPPWR_SLEEP + PSTDBY_MAX;
                                                 // Pump power sleep bank0
FMBAC1 = BNKPWR_SLEEP+ BSTDBY_MAX + 0xff00;
                                                  // Bank power sleep 256 cycles
                                                  // before flash shut down
FMBAC2 = PIPELINE_MODE + BSLEEP_MAX;
                                                  // 1 wait states
FMMAC2 = BANK1 ENA + PMPPWR SLEEP + PSTDBY MAX;
                                                 // Pump power sleep bank1
FMBAC1 = BNKPWR_SLEEP+ BSTDBY_MAX + 0xff00;
                                                 // Bank power sleep 256 cycles
                                                  // before flash shut down
                                                  // 1 wait states
FMBAC2 = PIPELINE_MODE + BSLEEP_MAX;
                                                  // ENABLE PIPELINE MODE
FMREGOPT = ENPIPE;
CLKCNTL | = LPM_HA;
                                                  // Halt mode
dummy=CLKCNTL;
                                                  // Dummy access
```

# 3.2 Register Description for Disabling the Flash

Table 3 describes the register settings necessary to disble the flash.

| Register | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CLKCNTL  | Configures the CLKOUT pin and a bit that controls the module low-power mode. See the <i>TMS470R1x System Module Reference Guide</i> (literature number <u>SPNU189</u> ).                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| GLBCTRL  | Controls the PLL and one bit configures the flash module. See the <i>TMS470R1x System Module Reference Guide</i> (literature number <u>SPNU166</u> )                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| FMBAC1   | The Bank Access Control Register 1 (BAC1) is a half-word-access only register. It controls bank standby mode wait state generation, bank fall back power mode and bank Active Grace Period (AGP) delay. See the <i>TMS470R1x F05 Flash Module Reference Guide</i> (literature number <u>SPNU213</u> ).                                                                                                                                                                                                                                 |  |  |  |  |
| FMBAC2   | The Bank Access Control Register 2 (BAC2) is a half-word-access only register. It controls special burst and standard read wait state generation, bank sleep delay, and OTP sector protection. There is one BAC2 register for each bank in the flash module. The bank is selected via BANK[2:0] of the MAC2 register. Since only one bank at a time can be selected by MAC2, only the selected bank's register appears at this address. See the <i>TMS470R1x F05 Flash Module Reference Guide</i> (literature number <u>SPNU213</u> ). |  |  |  |  |
| FMMAC1   | The Module Access Control Register 2 is a half-word-access only register. It supports pump sleep wait state generation and Level 1 protection. MAC1 is a global register; therefore, there is only one for the entire flash module, regardless of the number of banks present. See the <i>TMS470R1x F05 Flash Module Reference Guide</i> (literature number <u>SPNU213</u> ).                                                                                                                                                          |  |  |  |  |

## Table 3. Registers for Disabling Flash

# 4 Rules for Enabling and Bypassing the PLL

The evaluation boards for the TMS470 devices feature a PLLDIS (PLL disable) jumper that enables and bypasses the ZPLL. With the ZPLL bypassed, the oscillator becomes the system clock.

- Jumper closed: 3.3 V to PLLDIS Bypass mode
- Jumper open: PLLDIS is pulled down with a 10-kΩ resistor

The zero-pin phase-locked loop (ZPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler (with prescale values of 1 to 8). The function of the ZPLL is to multiply the external frequency reference to a higher frequency for internal use. The ZPLL provides ACLK to the system (SYS) module. The SYS module subsequently provides system clock (SYSCLK), real-time interrupt clock (RTICLK), CPU clock (MCLK), and peripheral interface clock (ICLK) to all other B1M device modules. For more detailed functional information on the ZPLL, see the *TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide* (literature number SPNU212).

It should be emphasized that the PLL is not disabled or shut off if the user is trying to achieve a lower power mode by inserting the PLLDIS jumper. The PLL is only bypassed, which allows the oscillator to become the system clock and essentially the device runs much slower. See the *TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide* (literature number SPNU212) for more details.

# 5 References

1. TMS470R1x System Module Reference Guide, Texas Instruments (SPNU189)

2. TMS470R1B1M Kickstart<sup>™</sup> Development Kit from IAR, Texas Instruments, http://focus.ti.com/docs/toolsw/folders/print/spnc010.html

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power<br>Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                       |                        | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated