

## PC POWER SUPPLY SUPERVISOR

Check for Samples: TPS3513

#### **FEATURES**

- Overvoltage Protection and Lockout for 12 V, 5 V, and 3.3 V
- Overcurrent Protection and Lockout for 12 V, 5 V, and 3.3 V
- Undervoltage Protection and Lockout for 12 V, and Undervoltage Detect for 5 V and 3.3 V
- Fault-Protection Output With Open Drain Output Stage
- Open-Drain, Power Good Output Signal for Power-Good Input, 3.3 V and 5 V
- · 300-ms Power-Good Delay
- 75-ms Delay for 5-V and 3.3-V Power Supply Short-Circuit Turnon Protection
- 2.3 ms PSON Control to FPO Turnoff Delay
- 38 ms PSON Control Debounce
- Wide Supply Voltage Range From 4.5 V to 15 V

#### **DORNPACKAGE** (TOP VIEW) 14] PGO PGI [ GND [ 2 13 V<sub>DD</sub> FPO | 3 12**∏** VS5 PSON I 4 11 VS33 IS12 ∏ 10**∏** VS12 5 9**∏** IS33 RH 6 NC [ 8**∏** IS5

NC - No internal connection

#### DESCRIPTION

The TPS3513 is designed to optimize PC switching power supply system with minimum external components. It provides undervoltage lockout (UVLO), protection circuits, power good indicator, and on/off control.

#### TYPICAL APPLICATION



|       | Max<br>Output Current | Over Current<br>Protection Trip Point <sup>†</sup> |
|-------|-----------------------|----------------------------------------------------|
| 12 V  | 6 A                   | 9.2 A                                              |
| 5 V   | 16 A                  | 24.6 A                                             |
| 3.3 v | 9 A                   | 13.5 A                                             |

<sup>†</sup> Over current protection trip point can be programmable.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **DESCRIPTION (CONTINUED)**

UVLO thresholds are 4.45 V (on) and 3.65 V (off). Overcurrent protection (OCP) and overvoltage protection (OVP) monitor 3.3 V, 5 V, and 12 V. When an  $\underline{OC}$  or OV condition is detected, the power-good output (PGO) is asserted low and the fault protection output  $(\overline{FPO})$  is latched high.  $\underline{PSON}$  from low-to-high resets the latch. The OCP function will be enabled 75  $\underline{ms}$  after  $\underline{PSON}$  goes low, and a debounce of typically 38  $\underline{ms}$ . A built-in 2.3- $\underline{ms}$  delay with 38- $\underline{ms}$  debounce from  $\underline{PSON}$  to  $\underline{FPO}$  output is enabled at turnoff.

An external resistor is connected between the RI pin and the GND pin. This will introduce an accurate  $I_{(ref)}$  for OCP function. The  $I_{(ref)}$  range is from 12.5  $\mu$ A to 62.5  $\mu$ A. The formula for choosing RI resistor is  $V_{(RI)}/I_{(ref)}$ . Three OCP comparators and the  $I_{(ref)}$  section are supplied by VS12. The current draw from the VS12 pin is less than 1 mA.

The power good feature monitors PGI, 3.3 V and 5 V, and issues a power good signal when the output is ready.

The TPS3513 is characterized for operation from  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ .

Table 1. FUNCTION TABLE(1)

| PGI                 | PSON | UV CONDITION<br>3.3 V / 5 V | OV CONDITIONS | UV CONDITION 12 V<br>OC Conditions | FPO | PGO |
|---------------------|------|-----------------------------|---------------|------------------------------------|-----|-----|
| < 0.9 V             | L    | No                          | No            | No                                 | L   | L   |
| < 0.9 V             | L    | No                          | No            | Yes                                | L   | L   |
| < 0.9 V             | L    | No                          | Yes           | No                                 | Н   | L   |
| < 0.9 V             | L    | No                          | Yes           | Yes                                | Н   | L   |
| < 0.9 V             | L    | Yes                         | No            | No                                 | L   | L   |
| < 0.9 V             | L    | Yes                         | No            | Yes                                | L   | L   |
| < 0.9 V             | L    | Yes                         | Yes           | No                                 | Н   | L   |
| < 0.9 V             | L    | Yes                         | Yes           | Yes                                | Н   | L   |
| 1.0 V < PGI < 1.1 V | L    | No                          | No            | No                                 | L   | L   |
| 1.0 V < PGI < 1.1 V | L    | No                          | No            | Yes                                | Н   | L   |
| 1.0 V < PGI < 1.1 V | L    | No                          | Yes           | No                                 | Н   | L   |
| 1.0 V < PGI < 1.1 V | L    | No                          | Yes           | Yes                                | Н   | L   |
| 1.0 V < PGI < 1.1 V | L    | Yes                         | No            | No                                 | L   | L   |
| 1.0 V < PGI < 1.1 V | L    | Yes                         | No            | Yes                                | Н   | L   |
| 1.0 V < PGI < 1.1 V | L    | Yes                         | Yes           | No                                 | Н   | L   |
| 1.0 V < PGI < 1.1 V | L    | Yes                         | Yes           | Yes                                | Н   | L   |
| >1.2 V              | L    | No                          | No            | No                                 | L   | Н   |
| >1.2 V              | L    | No                          | No            | Yes                                | Н   | L   |
| >1.2 V              | L    | No                          | Yes           | No                                 | Н   | L   |
| >1.2 V              | L    | No                          | Yes           | Yes                                | Н   | L   |
| >1.2 V              | L    | Yes                         | No            | No                                 | L   | L   |
| >1.2 V              | L    | Yes                         | No            | Yes                                | Н   | L   |
| >1.2 V              | L    | Yes                         | Yes           | No                                 | Н   | L   |
| >1.2 V              | L    | Yes                         | Yes           | Yes                                | Н   | L   |
| Х                   | Н    | x                           | х             | Х                                  | Н   | L   |

(1) x = don't care,  $\overline{PPO} = L$  means: fault is not latched,  $\overline{PPO} = H$  means: fault is latched, PGO = L means: fault, PGO = H means: No fault



## **SCHEMATIC**





#### **TIMING REQUIREMENTS**



Figure 1. AC Turnon and Overvoltage Protect



Figure 2. Overcurrent and Undervoltage Detect/Protect



#### **Terminal Functions**

| TERMI    | NAL |     |                                                                                                                                                                      |
|----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | I/O | DESCRIPTION                                                                                                                                                          |
| FPO      | 3   | 0   | Inverted fault protection output, open-drain, output stage. A low level indicates that the fault is not latched, while floating indicates that the fault is latched. |
| GND      | 2   |     | Ground                                                                                                                                                               |
| IS12     | 5   | I   | 12-V overcurrent protection                                                                                                                                          |
| IS5      | 8   | I   | 5-V overcurrent protection                                                                                                                                           |
| IS33     | 9   | I   | 3.3-V overcurrent protection                                                                                                                                         |
| NC       | 7   |     | No internal connection                                                                                                                                               |
| PGI      | 1   | I   | Power-good input. A low level indicates that power is not good, while a high (>1.2V) indicates that power is good.                                                   |
| PGO      | 14  | 0   | Power-good output, open drain output stage. A low level indicates that power is not good, while floating indicates that power is good.                               |
| PSON     | 4   | I   | On/off control. Pull low to enable the PC Power Supply; float to disable it.                                                                                         |
| RI       | 6   | I   | Current sense setting                                                                                                                                                |
| $V_{DD}$ | 13  | I   | Supply voltage                                                                                                                                                       |
| VS12     | 10  | I   | 12-V overvoltage/undervoltage protection                                                                                                                             |
| VS33     | 11  | I   | 3.3-V overvoltage protect/undervoltage detect                                                                                                                        |
| VS5      | 12  | I   | 5-V overvoltage protect/undervoltage detect                                                                                                                          |

#### **DETAILED DESCRIPTION**

#### **Power-Good and Power-Good Delay**

A PC power supply is commonly designed to provide a power-good signal, which is defined by the computer manufacturers. PGO is a power-good signal and should be asserted high by the PC power supply to indicate that the 5-VDC and 3.3-VDC outputs are above the undervoltage threshold limit. At this time the converter should be able to provide enough power to assure continuous operation within the specification. Conversely, when either the 5-VDC or the 3.3-VDC output voltages fall below the undervoltage threshold, or when main power has been removed for a sufficiently long time so that power supply operation is no longer assured, PGO should be deasserted to a low state.

The power-good (PGO), DC enable (PSON), and the 5-V/3.3-V supply rails are shown in Figure 3.



Figure 3. Timing of PSON and PGO

Although there is no requirement to meet specific timing parameters, the following signal timings are recommended:

 $2 \text{ ms} \le t2 \le 20 \text{ ms}, 100 \text{ ms} < t3 < 2000 \text{ ms}, t4 > 1 \text{ ms}, t5 \le 10 \text{ ms}$ 

Furthermore, motherboards should be designed to comply with the above recommended timing. If timings other than these are implemented or required, this information should be clearly specified.

Copyright © 2001–2010, Texas Instruments Incorporated



The TPS3513 family of power-supply supervisors provides a power-good output (PGO) for the 3.3-V and 5-V supply voltage rails and a separate power-good input (PGI). An internal timer is used to generate a 300-ms power-good delay.

If the voltage signals at PGI, VS33, and VS5 rise above the undervoltage threshold, the open-drain, power-good output (PGO) will go high after a delay of 300 ms. When the PGI voltage or any of the 3.3-V, 5-V rail drops below the undervoltage threshold, PGO will be disabled immediately.

## Power-Supply Remote On/Off (PSON) and Fault Protect Output (FPO)

Since the latest personal computer generation focuses on easy turnon and power saving functions, the PC power supply will require two characteristics. One is a dc power supply remote on/off function; the other is standby voltage to achieve very low power consumption of the PC system. Thus, the main power needs to be shut down.

The power supply remote on/off  $(\overline{PSON})$  is an active-low signal that turns on all of the main power rails including the 3.3-V, 5-V, -5-V, and -12-V power rails. When this signal is held high by the PC motherboard or left open circuited, the signal of the fault protect output  $(\overline{FPO})$  also goes high. Thus, the main power rails should not deliver current and should be held at 0 V.

When the FPO signal is held high due to an occurring fault condition, the fault status will be latched and the outputs of the main power rails should not deliver current and should be held at 0 V. Toggling the power-supply remote on/off (PSON) from low-to-high will reset the fault-protection latch. During this fault condition only the standby power is not affected.

When  $\overline{\text{PSON}}$  goes from high to low or low-to-high, the 38-ms debounce block will be active to avoid that a glitch on the input will disable/enable the  $\overline{\text{FPO}}$  output. During this period, the undervoltage function is disabled to prevent turnon failure.

Power should be delivered to the rails only if the PSON signal is held at ground potential, thus, FPO is active low. The FPO pin can be connected to 5 VDC (or up to 15 VDC) through a pullup resistor.

#### **Under-Voltage Protection**

The TPS3513 provides undervoltage protection (UVP) for the 12-V rail and undervoltage detect for the 3.3-V and 5-V rails. When an undervoltage condition appears at the VS12 input pin for more than 150  $\mu$ s, the FPO output goes high and PGO goes low. Also, this fault condition will be latched until PSON is toggled from low-to-high or VDD is removed.

In flyback or forward type off-line switching power supplies, usually designed for small power, the overload protection design is very simple. Most of these type of power supplies are only sensing the input current for an overload condition. The trigger-point needs to be set much higher than the maximum load in order to prevent false turnon.

However, this will cause one critical issue. In case that the connected load is larger than the maximum allowable load but smaller than the trigger-point, the system will always become over-heated and cause failure and damage.

#### **Overcurrent Protection**

In bridge or forward type, off-line switching power supplies, usually designed for medium to large power, the overload protection design needs to be very precise. Most of these types of power supplies are sensing the output current for an overload condition. The trigger-point needs to be set higher than the maximum load in order to prevent false turnon.

The TPS3513 provides overcurrent protection (OCP) for the 3.3-V, 5-V, and 12-V rails. When an over current condition appears at the OCP comparator input pins for more than 73  $\mu$ s, the FPO output goes high and PGO goes low. Also, this fault condition will be latched until PSON is toggled from low-to-high or VDD is removed.

The resistor connected between the RI pin and the GND pin will introduce an accurate  $I_{(ref)}$  for the OCP function. Of course, a more accurate resistor tolerance will be better. The formula for choosing the RI resistor is  $V_{(RI)}/I_{(ref)}$ . The  $I_{(ref)}$  range is from 12.5  $\mu$ A to 62.5 mA. Three OCP comparators and the  $I_{(ref)}$  section are supplied by VS12. Current drawn from the VS12 pin is less than 1 mA.

Following is an example on calculating OCP for the 12-V rail:

 $RI = V_{(RI)}/I_{(ref)} = 1.15 \text{ V}/20 \text{ } \mu\text{A} = 56 \text{ } k\Omega$ 



$$\begin{split} I_{(ref)} & \text{ x C x R}_{(IS12)} = R_{(sense)} \text{ x } I_{(OCP\_Trip)} \\ I_{(OCP\_Trip)} & = 20 \text{ } \mu\text{A x 8 x 560 } \Omega/0.01 \text{ } \Omega = 9.2 \text{ A} \\ C & = \text{Current ratio (see recommended operating conditions)} \end{split}$$

#### **Overvoltage Protection**

The overvoltage protection (OVP) of the TPS3513 monitors 3.3 V, 5 V, and 12 V. When an overvoltage condition appears at one of the 3.3-V, 5-V, or 12-V input pins for more than 73 µs, the FPO output goes high and PGO goes low. Also, this fault condition will be latched until PSON is toggled from low-to-high or VDD is removed. During fault conditions, most power supplies have the potential to deliver higher output voltages than those normally specified or required. In unprotected equipment, it is possible for output voltages to be high enough to cause internal or external damage of the system. To protect the system under these abnormal conditions, it is common practice to provide overvoltage protection within the power supply.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                                                                                                                                                                                                                                                                                                                                                     |                               |                      | UNIT                                                |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|-----------------------------------------------------|--|--|--|--|--|
| $V_{DD}$                                                                                                                                                                                                                                                                                                                                            | Supply voltage (2)            |                      | 16 V                                                |  |  |  |  |  |
| $\begin{array}{c} V_{I} & \begin{array}{c} \text{Input v} \\ \text{Input v} \end{array} \\ V_{O} & \begin{array}{c} \text{Output} \\ \end{array} \\ & \begin{array}{c} \text{All oth} \\ \text{Contin} \\ \end{array} \\ T_{A} & \begin{array}{c} \text{Opera} \\ \end{array} \\ T_{stg} & \begin{array}{c} \text{Storage} \end{array} \end{array}$ | Input voltage <sup>(2)</sup>  | PSON, IS5, IS33, PGI | 8 V                                                 |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                     | Input voltage                 | VS33, VS5            | 16 V                                                |  |  |  |  |  |
| \/                                                                                                                                                                                                                                                                                                                                                  | Output voltage                | FPO                  | V <sub>DD</sub> + 0.3 V or 16 V (whichever is less) |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                     | Output voltage                | PGO                  | V <sub>DD</sub> + 0.3 V or 8 V (whichever is less)  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                     | All other pins <sup>(2)</sup> | ,                    | -0.3 V to 16 V                                      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                     | Continuous total powe         | r dissipation        | See Dissipation Rating Table                        |  |  |  |  |  |
| $T_A$                                                                                                                                                                                                                                                                                                                                               | Operating free-air temp       | perature range       | -40°C to 85°C                                       |  |  |  |  |  |
| T <sub>stg</sub>                                                                                                                                                                                                                                                                                                                                    | Storage temperature ra        | ange                 | −65°C to 150°C                                      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                     | Soldering temperature         |                      | 260°C                                               |  |  |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 956 mW                                | 7.65 mW/°C                                     | 612 mW                                | 497 mW                                |
| N       | 1512 mW                               | 12.1 mW/°C                                     | 968 mW                                | 786 mW                                |

<sup>(2)</sup> All voltage values are with respect to GND.



#### RECOMMENDED OPERATING CONDITIONS

at specified temperature range

|                      |                              |            | MIN  | MAX                             | UNIT |
|----------------------|------------------------------|------------|------|---------------------------------|------|
| $V_{DD}$             | Supply voltage               |            | 4.5  | 15                              | V    |
|                      | PSON, VS5, VS33, IS5, IS33   |            |      | 7                               | V    |
| V <sub>I</sub>       | Input voltage                | VS12, IS12 |      |                                 |      |
|                      | mpat voltage                 | PGI        |      | $V_{DD} + 0.3 V$<br>(max = 7 V) | V    |
| .,                   | Outrout valta as             | FPO        |      | 15                              |      |
| Vo                   | Output voltage               | PGO        |      | 7                               | V    |
|                      | Output ainly ourrant         | FPO        |      | 20                              | A    |
| I <sub>O(Sink)</sub> | Output sink current          | PGO        |      | 10                              | mA   |
| t <sub>r</sub>       | Supply voltage rising time   | See (1)    | 1    |                                 | ms   |
| I <sub>O(RI)</sub>   | Output current               | RI         | 12.5 | 62.5                            | μΑ   |
| T <sub>A</sub>       | Operating free-air temperatu | ure range  | 40   | 85                              | °C   |

<sup>(1)</sup>  $V_{DD}$  rising and falling slew rate must be less than 14V/ms.

## **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                                                         |                     | TEST CONDITIONS                                      | MIN  | TYP  | MAX  | UNIT |
|---------------------------------|-------------------------------------------------------------------|---------------------|------------------------------------------------------|------|------|------|------|
| OVER-V                          | OLTAGE PROTECTION AND O                                           | ER-CURRENT PROTE    | ECTION                                               |      |      |      |      |
|                                 |                                                                   | VS33                |                                                      | 3.7  | 3.9  | 4.1  |      |
|                                 | Overvoltage threshold                                             | VS5                 |                                                      | 5.7  | 6.1  | 6.5  | V    |
|                                 |                                                                   | VS12                |                                                      | 13.2 | 13.8 | 14.4 |      |
| I <sub>(ref)</sub>              | Ratio of current sense sink curre setting pin (RI) source current | nt to current sense | Resistor at RI = 30 k $\Omega$ , 0.1% resistor       | 7.6  | 8    | 8.4  |      |
| I <sub>lkg</sub>                | Leakage current (FPO)                                             |                     | V <sub>(FPO)</sub> = 5 V                             |      |      | 5    | μΑ   |
| $V_{OL}$                        | Low-level output voltage (FPO)                                    |                     | $I_{(sink)} = 20 \text{ mA}, V_{DD} = 5 \text{ V}$   |      |      | 0.7  | V    |
|                                 | Noise deglitch time OVP                                           |                     | V <sub>DD</sub> = 5 V                                | 35   | 73   | 110  | μs   |
| $V_{(RI)}$                      | Current source reference voltage                                  | )                   | $V_{DD} = 5 V$                                       | 1.1  | 1.15 | 1.2  | V    |
| UNDER                           | VOLTAGE LOCKOUT SECTION                                           |                     | · ·                                                  |      |      | ·    |      |
|                                 | Start threshold voltage                                           |                     |                                                      |      |      | 4.45 | V    |
|                                 | Minimum operation voltage after                                   | start-up            |                                                      | 3.65 |      |      | V    |
| PGI AN                          | D PGO                                                             |                     |                                                      |      |      |      |      |
| V logget the good old coalty as |                                                                   | PGI1                |                                                      | 1.10 | 1.15 | 1.20 | V    |
| $V_{IT(PGI)}$                   | Input threshold voltage                                           | PGI2                |                                                      | 0.9  | 0.95 | 1    | V    |
|                                 |                                                                   | VS33                |                                                      | 2    | 2.2  | 2.4  |      |
|                                 | Undervoltage threshold                                            | VS5                 |                                                      | 3.3  | 3.5  | 3.7  | V    |
|                                 |                                                                   | VS12                |                                                      | 8.5  | 9    | 9.5  |      |
|                                 | Input offset voltage for OCP com                                  | parators            |                                                      | 5    |      | 5    | mV   |
| I <sub>lkg</sub>                | Leakage current (PGO)                                             |                     | PGO = 5 V                                            |      |      | 5    | μΑ   |
| V <sub>OL</sub>                 | Low-level output voltage (PGO)                                    |                     | I <sub>(sink)</sub> = 10 mA, V <sub>DD</sub> = 4.5 V |      |      | 0.4  | V    |
|                                 | Short-circuit protection delay                                    | 3.3 V, 5 V          |                                                      | 49   | 75   | 114  | ms   |
|                                 | Dalautiana                                                        | PGI to PGO          | V <sub>DD</sub> = 5 V                                | 200  | 300  | 450  |      |
| $t_{d(1)}$                      | Delay time                                                        | PGI to FPO          | 3.2                                                  | 4.8  | 7.2  |      | ms   |
|                                 |                                                                   | PGI to PGO          | V <sub>DD</sub> = 5 V                                | 88   | 150  | 225  |      |
|                                 | Noise deglitch time PGI to FPO                                    |                     |                                                      |      |      |      | μs   |
|                                 |                                                                   | 12-V UVP to FPO     |                                                      |      |      |      |      |
| PSON C                          | CONTROL                                                           | <u> </u>            |                                                      |      |      | '    |      |
| l <sub>l</sub>                  | Input pullup current                                              |                     | PSON = 0 V                                           |      | 120  |      | μA   |

Submit Documentation Feedback

Copyright © 2001–2010, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| 010110            | commended operating need an temperature range (c | inicoo otriorwico notoaj | 1                   |                     |                   |      |
|-------------------|--------------------------------------------------|--------------------------|---------------------|---------------------|-------------------|------|
|                   | PARAMETER                                        | TEST CONDITIONS          | MIN                 | TYP                 | MAX               | UNIT |
| $V_{IH}$          | High-level input voltage                         |                          | 2.4                 |                     |                   | V    |
| $V_{IL}$          | Low-level input voltage                          |                          |                     |                     | 1.2               | V    |
| t <sub>(b)</sub>  | Debounce time (PSON)                             | V <sub>DD</sub> = 5 V    | 24                  | 38                  | 57                | ms   |
| t <sub>d(2)</sub> | Delay time (PSON to FPO)                         | V <sub>DD</sub> = 5 V    | t <sub>b</sub> +1.1 | t <sub>b</sub> +2.3 | t <sub>b</sub> +4 | ms   |
| TOTA              | L DEVICE                                         |                          |                     |                     |                   |      |
| Inn               | Supply current                                   | PSON = 5 V               |                     |                     | 1                 | mA   |



#### TYPICAL CHARACTERISTICS









LOW-LEVEL OUTPUT VOLTAGE (FPO)
vs
LOW-LEVEL OUTPUT CURRENT (FPO)



Figure 7.

V<sub>OL</sub> - Low-Level Output Voltage - V



#### TYPICAL CHARACTERISTICS (continued)

#### LOW-LEVEL OUTPUT VOLTAGE (PGO)

vs LOW-LEVEL OUTPUT CURRENT (PGO)



# NORMALIZED SENSE THRESHOLD VOLTAGE

FREE-AIR TEMPERATURE AT  $V_{\text{DD}}$ 



## LOW-LEVEL OUTPUT VOLTAGE (PGO)



# CURRENT RATIO vs FREE-AIR TEMPERATURE



Figure 11.



## **REVISION HISTORY**

Note: Page numbers of current version may differ from previous versions.

| CI | hanges from Revision A (June 2005) to Revision B                                                                                                               | Page |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Deleted space between OV in the OV Conditions column of Function Table. Also changed 2 H's in FPO column to L's (5th row from bottom and 13th row from bottom) | 2    |
| •  | Changed schematic, Figure 1, and Figure 3 image objects.                                                                                                       | 3    |
| •  | Added text to descriptions for FPO, PGI, PGO, and PSON pins for clarification.                                                                                 | 5    |
| •  | Changed t <sub>b+1.1</sub> in MIN column, delay time row to t <sub>b</sub> +1.1                                                                                | 9    |

www.ti.com 19-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS3513DR        | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TPS3513D                | Samples |
| TPS3513N         | ACTIVE | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TPS3513N                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 19-Apr-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ' | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| TPS3513DR | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5 | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2024



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3513DR | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2024

## **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS3513N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated