Home Power management Battery management ICs Battery protectors

BQ2204A

ACTIVE

SRAM Nonvolatile Controller IC for 4 SRAM Banks

Product details

Features 4-Bank SRAM, CMOS, Non-volatile controller, Write-protection Operating current (typ) (µA) 3000 Rating Catalog Vin (max) (V) 5.5 Operating temperature range (°C) -40 to 85
Features 4-Bank SRAM, CMOS, Non-volatile controller, Write-protection Operating current (typ) (µA) 3000 Rating Catalog Vin (max) (V) 5.5 Operating temperature range (°C) -40 to 85
PDIP (N) 16 181.42 mm² 19.3 x 9.4 SOIC (D) 16 59.4 mm² 9.9 x 6
  • Power monitoring and switching for 3-volt battery-backup applications
  • Write-protect control
  • 2-input decoder for control of up to 4 banks of SRAM
  • 3-volt primary cell inputs
  • Less than 10ns chip-enable propagation delay
  • 5% or 10% supply operation
  • Power monitoring and switching for 3-volt battery-backup applications
  • Write-protect control
  • 2-input decoder for control of up to 4 banks of SRAM
  • 3-volt primary cell inputs
  • Less than 10ns chip-enable propagation delay
  • 5% or 10% supply operation

The CMOS bq2204A SRAM Non-volatile Controller Unit provides all necessary functions for converting up to four banks of standard CMOS SRAM into nonvolatile read/write memory.

A precision comparator monitors the 5V VCC input for an out-of-tolerance condi-tion. When out-of-tolerance is detected, the four conditioned chip-enable outputs are forced inactive to write-protect up to four banks of SRAM.

During a power failure, the external SRAMs are switched from the VCC supply to one of two 3V backup sup-plies. On a subsequent power-up, the SRAMs are write-protected until a power-valid condition exists.

During power-valid operation, a two-input decoder transparently selects one of up to four banks of SRAM.

The CMOS bq2204A SRAM Non-volatile Controller Unit provides all necessary functions for converting up to four banks of standard CMOS SRAM into nonvolatile read/write memory.

A precision comparator monitors the 5V VCC input for an out-of-tolerance condi-tion. When out-of-tolerance is detected, the four conditioned chip-enable outputs are forced inactive to write-protect up to four banks of SRAM.

During a power failure, the external SRAMs are switched from the VCC supply to one of two 3V backup sup-plies. On a subsequent power-up, the SRAMs are write-protected until a power-valid condition exists.

During power-valid operation, a two-input decoder transparently selects one of up to four banks of SRAM.

Download View video with transcript Video

Technical documentation

star =Top documentation for this product selected by TI
No results found. Please clear your search and try again.
View all 1
Type Title Date
* Data sheet X4 SRAM Nonvolatile Controller Unit datasheet 05 Sep 1999

Design & development

For additional terms or required resources, click any title below to view the detail page where available.

Package Pins Download
PDIP (N) 16 View options
SOIC (D) 16 View options

Ordering & quality

Information included:
  • RoHS
  • REACH
  • Device marking
  • Lead finish/Ball material
  • MSL rating/Peak reflow
  • MTBF/FIT estimates
  • Material content
  • Qualification summary
  • Ongoing reliability monitoring
Information included:
  • Fab location
  • Assembly location

Support & training

TI E2E™ forums with technical support from TI engineers

Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.

If you have questions about quality, packaging or ordering TI products, see TI support. ​​​​​​​​​​​​​​

Videos