Home Interface Serial digital interface (SDI) ICs

CLC021

ACTIVE

SMPTE 259M Digital Video Serializer with EDH Generation/Insertion

Product details

Function Serializer Supply voltage (V) 3.3, 5 Power consumption (mW) 110 Data rate (max) (Mbps) 400 Control interface Pin Operating temperature range (°C) 0 to 70
Function Serializer Supply voltage (V) 3.3, 5 Power consumption (mW) 110 Data rate (max) (Mbps) 400 Control interface Pin Operating temperature range (°C) 0 to 70
QFP (PGB) 44 See data sheet
  • SMPTE 259M Serial Digital Video Standard Compliant
  • Supports All NTSC and PAL Standard Component and Composite Serial Video Data Rates
  • No External Serial Data Rate Setting or VCO Filtering Components Required
  • Fast VCO Lock Time: <75 µs at 270 Mbps
  • Built-In Self-Test (BIST) and Video Test Pattern Generator (TPG) with 16 Internal Patterns
  • Automatic EDH Character and Flag Generation and Insertion per SMPTE RP 165
  • Non-SMPTE Mode Operation as Parallel-to-Serial Converter
  • NRZ-to-NRZI Conversion Control
  • HCMOS/LSTTL‐Compatible Data and Control Inputs and Outputs for CLC021AVGZ‐5.0, LVCMOS for CLC021AVGZ‐3.3
  • 75Ω ECL-Compatible, Differential, Serial Cable-Driver Outputs
  • Single Power Supply Operation: 5V (CLC021AVGZ‐5.0) or 3.3V (CLC021AVGZ‐3.3) in TTL or ECL Systems
  • Low Power: Typically 235 mW
  • JEDEC 44-Lead Metric PQFP Package
  • Commercial Temperature Range 0°C to +70°C

All trademarks are the property of their respective owners.

  • SMPTE 259M Serial Digital Video Standard Compliant
  • Supports All NTSC and PAL Standard Component and Composite Serial Video Data Rates
  • No External Serial Data Rate Setting or VCO Filtering Components Required
  • Fast VCO Lock Time: <75 µs at 270 Mbps
  • Built-In Self-Test (BIST) and Video Test Pattern Generator (TPG) with 16 Internal Patterns
  • Automatic EDH Character and Flag Generation and Insertion per SMPTE RP 165
  • Non-SMPTE Mode Operation as Parallel-to-Serial Converter
  • NRZ-to-NRZI Conversion Control
  • HCMOS/LSTTL‐Compatible Data and Control Inputs and Outputs for CLC021AVGZ‐5.0, LVCMOS for CLC021AVGZ‐3.3
  • 75Ω ECL-Compatible, Differential, Serial Cable-Driver Outputs
  • Single Power Supply Operation: 5V (CLC021AVGZ‐5.0) or 3.3V (CLC021AVGZ‐3.3) in TTL or ECL Systems
  • Low Power: Typically 235 mW
  • JEDEC 44-Lead Metric PQFP Package
  • Commercial Temperature Range 0°C to +70°C

All trademarks are the property of their respective owners.

The CLC021 SMPTE 259M Digital Video Serializer with EDH Generation and Insertion is a monolithic integrated circuit that encodes, serializes and transmits bit-parallel digital data conforming to SMPTE 125M and 267M component video and SMPTE 244M composite video standards. The CLC021 can also serialize other 8- or 10-bit parallel data. The CLC021 operates at data rates from below 100 Mbps to over 400 Mbps. The serial data clock frequency is internally generated and requires no external frequency setting, trimming or filtering components*.

Functions performed by the CLC021 include: parallel-to-serial data conversion, ITU-R BT.601-4 input data clipping, data encoding using the SMPTE polynomial (X9+X4+1), data format conversion from NRZ to NRZI, parallel data clock frequency multiplication and encoding with the serial data, and differential, serial output data driving. The CLC021 has circuitry for automatic EDH character and flag generation and insertion per SMPTE RP-165. The CLC021 has an exclusive built-in self-test (BIST) and video test pattern generator (TPG) with 16 component video test patterns: reference black, PLL and EQ pathologicals and modified colour bars in 4:3 and 16:9 raster formats for NTSC and PAL formats*.

The CLC021 has inputs for enabling sync detection, non-SMPTE mode operation, enabling the EDH function, NRZ/NRZI mode control and an external reset control. Outputs are provided for H, V and F bits, new TRS sync character position indication, ancilliary data header detection, NTSC/PAL raster indication and PLL lock detect. Separate power pins for the output driver, VCO and the serializer improve power supply rejection, output jitter and noise performance.

The CLC021AVGZ-5.0V is powered by a single +5V supply. The CLC021AVGZ-3.3V is powered by a single +3.3V supply. Power dissipation is typically 235 mW including two 75Ω back-matched output loads. The device is packaged in a JEDEC metric 44-lead PQFP.

The CLC021 SMPTE 259M Digital Video Serializer with EDH Generation and Insertion is a monolithic integrated circuit that encodes, serializes and transmits bit-parallel digital data conforming to SMPTE 125M and 267M component video and SMPTE 244M composite video standards. The CLC021 can also serialize other 8- or 10-bit parallel data. The CLC021 operates at data rates from below 100 Mbps to over 400 Mbps. The serial data clock frequency is internally generated and requires no external frequency setting, trimming or filtering components*.

Functions performed by the CLC021 include: parallel-to-serial data conversion, ITU-R BT.601-4 input data clipping, data encoding using the SMPTE polynomial (X9+X4+1), data format conversion from NRZ to NRZI, parallel data clock frequency multiplication and encoding with the serial data, and differential, serial output data driving. The CLC021 has circuitry for automatic EDH character and flag generation and insertion per SMPTE RP-165. The CLC021 has an exclusive built-in self-test (BIST) and video test pattern generator (TPG) with 16 component video test patterns: reference black, PLL and EQ pathologicals and modified colour bars in 4:3 and 16:9 raster formats for NTSC and PAL formats*.

The CLC021 has inputs for enabling sync detection, non-SMPTE mode operation, enabling the EDH function, NRZ/NRZI mode control and an external reset control. Outputs are provided for H, V and F bits, new TRS sync character position indication, ancilliary data header detection, NTSC/PAL raster indication and PLL lock detect. Separate power pins for the output driver, VCO and the serializer improve power supply rejection, output jitter and noise performance.

The CLC021AVGZ-5.0V is powered by a single +5V supply. The CLC021AVGZ-3.3V is powered by a single +3.3V supply. Power dissipation is typically 235 mW including two 75Ω back-matched output loads. The device is packaged in a JEDEC metric 44-lead PQFP.

Download View video with transcript Video

Technical documentation

star =Top documentation for this product selected by TI
No results found. Please clear your search and try again.
View all 7
Type Title Date
* Data sheet CLC021 SMPTE 259M Digital Video Serializer with EDH Generation and Insertion datasheet (Rev. H) 13 Apr 2013
Selection guide Broadcast and Professional Video Interface Solutions (Rev. E) 05 Apr 2017
Application note AN-1943 Understanding Serial Digital Video Bit Rates (Rev. A) 26 Apr 2013
Application note AN-2145 Power Considerations for SDI Products (Rev. B) 26 Apr 2013
Application note AN-2146 Power Design for SDI and Other Noise-Sensitive Devices (Rev. A) 26 Apr 2013
Application note High-Speed Board Layout Challenges in FPGA/SDI Sub-Systems 12 Nov 2009
Application note Use Video Standards for Eye-Opening Data Transmission: Mega-bits @ Many Meters 29 Dec 1999

Design & development

For additional terms or required resources, click any title below to view the detail page where available.

Simulation tool

PSPICE-FOR-TI — PSpice® for TI design and simulation tool

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Simulation tool

TINA-TI — SPICE-based analog simulation program

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
User guide: PDF
Package Pins Download
QFP (PGB) 44 View options

Ordering & quality

Information included:
  • RoHS
  • REACH
  • Device marking
  • Lead finish/Ball material
  • MSL rating/Peak reflow
  • MTBF/FIT estimates
  • Material content
  • Qualification summary
  • Ongoing reliability monitoring
Information included:
  • Fab location
  • Assembly location

Support & training

TI E2E™ forums with technical support from TI engineers

Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.

If you have questions about quality, packaging or ordering TI products, see TI support. ​​​​​​​​​​​​​​

Videos