DS34LV86T

ACTIVE

3V Enhanced CMOS Quad Differential Line Receiver

Product details

Number of receivers 4 Number of transmitters 0 Duplex Half Supply voltage (nom) (V) 3.3 Signaling rate (max) (MBits) 30 IEC 61000-4-2 contact (±V) None Fault protection (V) -14 to 14 Common-mode range (V) -14 to 14 Number of nodes 32 Isolated No Supply current (max) (µA) 15000 Rating Catalog Operating temperature range (°C) -40 to 85
Number of receivers 4 Number of transmitters 0 Duplex Half Supply voltage (nom) (V) 3.3 Signaling rate (max) (MBits) 30 IEC 61000-4-2 contact (±V) None Fault protection (V) -14 to 14 Common-mode range (V) -14 to 14 Number of nodes 32 Isolated No Supply current (max) (µA) 15000 Rating Catalog Operating temperature range (°C) -40 to 85
SOIC (D) 16 59.4 mm² 9.9 x 6
  • Low Power CMOS Design (30 mW Typical)
  • Interoperable With Existing 5V RS-422 Networks
  • Industrial Temperature Range
  • Meets TIA/EIA-422-B (RS-422) and ITU-T V.11 Recommendation
  • 3.3V Operation
  • ±7V Common Mode Range @ VID = 3V
  • ±10V Common Mode Range @ VID = 0.2V
  • Receiver OPEN Input Failsafe Feature
  • Ensured AC Parameter:
    •  Maximum Receiver Skew: 4 ns
    •  Transition Time: 10 ns
  • Pin Compatible With DS34C86T
  • 32 MHz Toggle Frequency
  • >6.5k ESD Tolerance (HBM)
  • Available in SOIC Packaging

All trademarks are the property of their respective owners.

  • Low Power CMOS Design (30 mW Typical)
  • Interoperable With Existing 5V RS-422 Networks
  • Industrial Temperature Range
  • Meets TIA/EIA-422-B (RS-422) and ITU-T V.11 Recommendation
  • 3.3V Operation
  • ±7V Common Mode Range @ VID = 3V
  • ±10V Common Mode Range @ VID = 0.2V
  • Receiver OPEN Input Failsafe Feature
  • Ensured AC Parameter:
    •  Maximum Receiver Skew: 4 ns
    •  Transition Time: 10 ns
  • Pin Compatible With DS34C86T
  • 32 MHz Toggle Frequency
  • >6.5k ESD Tolerance (HBM)
  • Available in SOIC Packaging

All trademarks are the property of their respective owners.

The DS34LV86T is a high speed quad differential CMOS receiver that meets the requirements of both TIA/EIA-422-B and ITU-T V.11. The CMOS DS34LV86T features typical low static ICC of 9 mA which makes it ideal for battery powered and power conscious applications. The Tri-State enables, EN, allow the device to be disabled when not in use to minimize power consumption. The dual enable scheme allows for flexibility in turning receivers on and off.

The receiver output (RO) is ensured to be High when the inputs are left open. The receiver can detect signals as low as ±200 mV over the common mode range of ±10V. The receiver outputs (RO) are compatible with TTL and LVCMOS levels.

The DS34LV86T is a high speed quad differential CMOS receiver that meets the requirements of both TIA/EIA-422-B and ITU-T V.11. The CMOS DS34LV86T features typical low static ICC of 9 mA which makes it ideal for battery powered and power conscious applications. The Tri-State enables, EN, allow the device to be disabled when not in use to minimize power consumption. The dual enable scheme allows for flexibility in turning receivers on and off.

The receiver output (RO) is ensured to be High when the inputs are left open. The receiver can detect signals as low as ±200 mV over the common mode range of ±10V. The receiver outputs (RO) are compatible with TTL and LVCMOS levels.

Download View video with transcript Video

Technical documentation

star =Top documentation for this product selected by TI
No results found. Please clear your search and try again.
View all 2
Type Title Date
* Data sheet DS34LV86T 3V Enhanced CMOS Quad Differential Line Receiver datasheet (Rev. D) 15 Apr 2013
Application note AN-903 A Comparison of Differential Termination Techniques (Rev. B) 26 Apr 2013

Design & development

For additional terms or required resources, click any title below to view the detail page where available.

Simulation tool

PSPICE-FOR-TI — PSpice® for TI design and simulation tool

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Simulation tool

TINA-TI — SPICE-based analog simulation program

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
User guide: PDF
Package Pins Download
SOIC (D) 16 View options

Ordering & quality

Information included:
  • RoHS
  • REACH
  • Device marking
  • Lead finish/Ball material
  • MSL rating/Peak reflow
  • MTBF/FIT estimates
  • Material content
  • Qualification summary
  • Ongoing reliability monitoring
Information included:
  • Fab location
  • Assembly location

Recommended products may have parameters, evaluation modules or reference designs related to this TI product.

Support & training

TI E2E™ forums with technical support from TI engineers

Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.

If you have questions about quality, packaging or ordering TI products, see TI support. ​​​​​​​​​​​​​​

Videos