The DS90CR286A receiver converts the four LVDS data streams back into parallel 28 bits of LVCMOS data. Also available is the DS90CR216A receiver that converts the three LVDS data streams back into parallel 21 bits of LVCMOS data. The outputs of both receivers strobe on the rising edge.
The receiver LVDS clock operates at rates from 20 to 66 MHz. The device phase-locks to the input clock, samples the serial bit streams at the LVDS data lines, and converts them into parallel output data. At an incoming clock rate of 66 MHz, each LVDS input line is running at a bit rate of 462 Mbps, resulting in a maximum throughput of 1.848 Gbps for the DS90CR286A and 1.386 Gbps for the DS90CR216A.
The DS90CR286A and DS90CR216A devices are enhanced over prior generation receivers and provide a wider data valid time on the receiver output. The use of these serial link devices is ideal for solving EMI and cable size problems associated with transmitting data over wide, high speed parallel LVCMOS interfaces. Both devices are offered in TSSOP packages.
|Part number||Order||Protocols||Function||Parallel bus width (bits)||Compression ratio||ESD (kV)||Input compatibility||Output compatibility||Supply voltage(s) (V)||Data throughput (Mbps)||Rating||Operating temperature range (C)||Package Group||Package size: mm2:W x L (PKG)|
||Channel-Link I||Deserializer||28||28 to 4||7||LVDS||LVCMOS||3.3||1848||Automotive||-40 to 85||TSSOP | 56||56TSSOP: 113 mm2: 8.1 x 14 (TSSOP | 56)|