SLDS185D March   2012  – June 2016 PGA450-Q1

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings: AEC Q100
    3. 6.3  ESD Ratings: IEC61000-4-2
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Thermal Information
    6. 6.6  Electrical Characteristics
    7. 6.7  Electrical Characteristics — LIN 2.1 Slave and Buffered SCI
    8. 6.8  Electrical Characteristics — SPI Interface
    9. 6.9  Timing Requirements
    10. 6.10 Timing Requirements — LIN 2.1 Slave and Buffered SCI
    11. 6.11 Timing Requirements — SPI Interface
    12. 6.12 Switching Characteristics
    13. 6.13 Digital Datapath Filter Switching Characteristics
    14. 6.14 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Power Supply Block
      2. 7.3.2  VREG
      3. 7.3.3  Clock
        1. 7.3.3.1 Clock Synchronizer Using the SYNC Field in the LIN Bus
      4. 7.3.4  Low-Side Drive FETs
      5. 7.3.5  Burst Generator
      6. 7.3.6  Low-Noise Amplifier
      7. 7.3.7  Analog-to-Digital Converter
      8. 7.3.8  Digital Data Path
        1. 7.3.8.1 Bandpass Filter (BPF)
        2. 7.3.8.2 Rectifier
        3. 7.3.8.3 Peak Extractor
        4. 7.3.8.4 Downsample
        5. 7.3.8.5 Low-Pass Filter
        6. 7.3.8.6 Datapath Output Format Control
        7. 7.3.8.7 Datapath Activation and Blanking Timer
        8. 7.3.8.8 Digital Datapath Output Mode
      9. 7.3.9  Transducer Saturation Time
      10. 7.3.10 Temperature Sensor
      11. 7.3.11 Free-Running Timer
      12. 7.3.12 GPIOs
      13. 7.3.13 8051W UART
      14. 7.3.14 8051 WARP Core
      15. 7.3.15 Memory
        1. 7.3.15.1 FIFO Memory for Digital Datapath Output
        2. 7.3.15.2 OTP Memory for Program
          1. 7.3.15.2.1 OTP Security
          2. 7.3.15.2.2 OTP Programming
        3. 7.3.15.3 EEPROM Memory for Data
          1. 7.3.15.3.1 EEPROM Memory Organization
            1. 7.3.15.3.1.1 EEPROM Cache
            2. 7.3.15.3.1.2 EEPROM Memory Cells
          2. 7.3.15.3.2 Programming EEPROM Through the 8051W and SPI
          3. 7.3.15.3.3 Reloading From EEPROM Cells Through the 8051W and SPI
      16. 7.3.16 LIN 2.1 Slave and Buffered SCI
        1. 7.3.16.1 Physical Layer
        2. 7.3.16.2 LIN Slave Mode
          1. 7.3.16.2.1 LIN Frame
          2. 7.3.16.2.2 LIN Registers
          3. 7.3.16.2.3 LIN Interrupts
          4. 7.3.16.2.4 LIN Slave Configuration
            1. 7.3.16.2.4.1 LIN Frame-Control Configuration
            2. 7.3.16.2.4.2 LIN Timing-Control Configuration
          5. 7.3.16.2.5 LIN Slave-Protocol State Machine
          6. 7.3.16.2.6 LIN Slave Protocol Rx
          7. 7.3.16.2.7 LIN Slave Protocol Tx
          8. 7.3.16.2.8 LIN Slave Status
            1. 7.3.16.2.8.1 LIN Slave Framing Error Status
            2. 7.3.16.2.8.2 LIN Slave Timing Error Status
        3. 7.3.16.3 SCI Buffered Mode
          1. 7.3.16.3.1 SCI Buffered-Mode State Machine
          2. 7.3.16.3.2 SCI Buffered-Mode Rx
          3. 7.3.16.3.3 SCI Buffered-Mode Tx
        4. 7.3.16.4 Connection of LIN Pin to 8051W
    4. 7.4 Device Functional Modes
      1. 7.4.1 Active Mode
      2. 7.4.2 Quiet Mode
      3. 7.4.3 RESET
    5. 7.5 Programming
      1. 7.5.1 SPI Interface
        1. 7.5.1.1 SPI Interface Protocol
        2. 7.5.1.2 Transfer Width
        3. 7.5.1.3 CheckByte
        4. 7.5.1.4 Examples
      2. 7.5.2 Diagnostics
        1. 7.5.2.1 Power-Block Monitors
        2. 7.5.2.2 Low-Side Diagnostics
        3. 7.5.2.3 Main Oscillator Watchdog
        4. 7.5.2.4 Software Watchdog
        5. 7.5.2.5 Internal ASIC TRIM Validity
        6. 7.5.2.6 FIFO RAM and External SRAM MBIST
        7. 7.5.2.7 Thermal Shutdown
      3. 7.5.3 8051W Interrupts
        1. 7.5.3.1 Interrupt Flag Clear
        2. 7.5.3.2 Priority Levels and Interrupt Vectors
        3. 7.5.3.3 Interrupt Latency
      4. 7.5.4 Instructions
        1. 7.5.4.1 Addressing Modes
          1. 7.5.4.1.1 Direct Addressing
          2. 7.5.4.1.2 Indirect Addressing
          3. 7.5.4.1.3 Register Addressing
          4. 7.5.4.1.4 Register Specific Addressing
          5. 7.5.4.1.5 Immediate Data
          6. 7.5.4.1.6 Indexed Addressing
        2. 7.5.4.2 Arithmetic Instructions
        3. 7.5.4.3 Logical Instructions
        4. 7.5.4.4 Data Transfers
          1. 7.5.4.4.1 Internal Data Memory
          2. 7.5.4.4.2 External Data Memory
        5. 7.5.4.5 Jump Instructions
          1. 7.5.4.5.1 Unconditional Jumps
          2. 7.5.4.5.2 Subroutine Calls and Returns
          3. 7.5.4.5.3 Conditional Jumps
        6. 7.5.4.6 Boolean Instructions
        7. 7.5.4.7 Flags
        8. 7.5.4.8 Instruction Table
      5. 7.5.5 8051W Port Usage
    6. 7.6 Register Maps
      1. 7.6.1 SFR Registers
        1. 7.6.1.1  I/O Ports (P0, P1, P2, P3) Registers
          1. 7.6.1.1.1 I/O Port 3 Register (offset = 0xB0) [reset = 0xFF]
          2. 7.6.1.1.2 I/O Port 2 Register (offset = 0xA0) [reset = 0xFF]
          3. 7.6.1.1.3 I/O Port 1 Register (offset = 0x90) [reset = 0xFF]
          4. 7.6.1.1.4 I/O Port 0 (P0) (offset = 0x80) [reset = 0xFF]
        2. 7.6.1.2  Stack Pointer Register (offset = 0x81) [reset = 0]
        3. 7.6.1.3  Data Pointer Registers
          1. 7.6.1.3.1 Data Pointer Register (offset = 0x82) [reset = 0]
          2. 7.6.1.3.2 Data Pointer Register (offset = 0x83) [reset = 0]
        4. 7.6.1.4  Power Control Register (offset = 0x87) [reset = 0]
        5. 7.6.1.5  Timer and Counter Control Register (offset = 0x88) [reset = 0]
        6. 7.6.1.6  Timer and Counter Mode Register (offset = 0x89) [reset = 0]
        7. 7.6.1.7  Timer and Counter Data Registers (TL0, TL1, TH0, TH1)
          1. 7.6.1.7.1 TL0 Register (offset = 0x8A) [reset = 0]
          2. 7.6.1.7.2 TL1 Register (offset = 0x8B) [reset = 0]
          3. 7.6.1.7.3 TH0 Register (offset = 0x8C) [reset = 0]
          4. 7.6.1.7.4 TH1 Register (offset = 0x8D) [reset = 0]
        8. 7.6.1.8  UART Control Register (offset = 0x98) [reset = 0]
        9. 7.6.1.9  UART Data Register (offset = 0x99) [reset = 0]
        10. 7.6.1.10 Interrupt Enable Register 0 (offset = 0xA8) [reset = 0]
        11. 7.6.1.11 Interrupt Enable Register 1 (offset = 0xE8) [reset = 0]
        12. 7.6.1.12 Interrupt Priority Register 0 (offset = 0xB8) [reset = 0]
        13. 7.6.1.13 Interrupt Priority Register 1 (offset = 0xF8) [reset = 0]
        14. 7.6.1.14 Program Status Word Register (offset = 0xD0) [reset = 0]
        15. 7.6.1.15 Accumulator Register (offset = 0xE0) [reset = 0]
        16. 7.6.1.16 B Register (offset = 0xF0) [reset = 0]
      2. 7.6.2 ESFR Registers
        1. 7.6.2.1  Bandpass Filter Coefficient B1 (BPF_B1) Register
          1. 7.6.2.1.1 Bandpass Filter B1 MSB Register (offset = 0x92) [reset = 0]
          2. 7.6.2.1.2 Bandpass Filter B1 LSB Register (offset = 0x93) [reset = 0]
        2. 7.6.2.2  Bandpass Filter Coefficient A2 (BPF_A2) Registers
          1. 7.6.2.2.1 Bandpass Filter Coefficient A2 MSB Register (offset = 0x94) [reset = 0]
          2. 7.6.2.2.2 Bandpass Filter Coefficient A2 LSB Register (offset = 0x95) [reset = 0]
        3. 7.6.2.3  Band-Pass Filter Coefficient A3 (BPF_A3) Register
          1. 7.6.2.3.1 Band-Pass Filter Coefficient A3 MSB Register (offset = 0x96) [reset = 0]
          2. 7.6.2.3.2 Band-Pass Filter Coefficient A3 LSB Register (offset = 0x97) [reset = 0]
        4. 7.6.2.4  Low-Pass Filter Coefficient B1 (LPF_B1) Registers
          1. 7.6.2.4.1 Low-Pass Filter Coefficient B1 MSB Register (offset = 0xA1) [reset = 0]
          2. 7.6.2.4.2 Low-Pass Filter Coefficient B1 LSB Register (offset = 0xA2) [reset = 0]
        5. 7.6.2.5  Low-Pass Filter Coefficient A2 (LPF_A2) Registers
          1. 7.6.2.5.1 Low-Pass Filter Coefficient A2 MSB Register (offset = 0xA3) [reset = 0]
          2. 7.6.2.5.2 Low-Pass Filter Coefficient A2 LSB Register (offset = 0xA4) [reset = 0]
        6. 7.6.2.6  Downsample Register (offset = 0xA5) [reset = 0]
        7. 7.6.2.7  BURST ON A Duration (ON_A) Registers
          1. 7.6.2.7.1 BURST ON A Duration MSB Register (offset = 0xA6) [reset = 0]
          2. 7.6.2.7.2 BURST ON A Duration LSB Register (offset = 0xA7) [reset = 0]
        8. 7.6.2.8  BURST OFFA Duration (OFF_A) Register
          1. 7.6.2.8.1 BURST OFFA Duration MSB Register (offset = 0xA9) [reset = 0]
          2. 7.6.2.8.2 BURST OFFA Duration LSB Register (offset = 0xAA) [reset = 0]
        9. 7.6.2.9  BURST ON B Duration (ON_B) Registers
          1. 7.6.2.9.1 BURST ON B Duration MSB Register (offset = 0xAB) [reset = 0]
          2. 7.6.2.9.2 BURST ON B Duration LSB Register (offset = 0xAC) [reset = 0]
        10. 7.6.2.10 BURST OFF B Duration (OFF_B) Register
          1. 7.6.2.10.1 BURST OFF B Duration MSB Register (offset = 0xAD) [reset = 0]
          2. 7.6.2.10.2 BURST OFF B Duration LSB Register (offset = 0xAE) [reset = 0]
        11. 7.6.2.11 Pulse Count A Register (offset = 0xAF) [reset = 0]
        12. 7.6.2.12 Pulse Count B Register (offset = 0xB1) [reset = 0]
        13. 7.6.2.13 Deadtime Register (offset = 0xB2) [reset = 0]
        14. 7.6.2.14 Burst Mode Register (offset = 0xB3) [reset = 0]
        15. 7.6.2.15 Temperature Sensor Register (offset = 0xB4) [reset = 0]
        16. 7.6.2.16 Saturation Deglitch Time Register (offset = 0xB5) [reset = 0]
        17. 7.6.2.17 Saturation Time Capture Register (offset = 0xB6) [reset = 0]
        18. 7.6.2.18 Control 1 Register (offset = 0xB7) [reset = 0]
        19. 7.6.2.19 Blanking Timer Register (offset = 0xB9) [reset = 0]
        20. 7.6.2.20 Free Running Timer (FRT) Registers
          1. 7.6.2.20.1 Free Running Timer MSB Registers (offset = 0xBA) [reset = 0]
          2. 7.6.2.20.2 Free Running Timer LSB Registers (offset = 0xBB) [reset = 0]
        21. 7.6.2.21 GPIO Control Register (offset = 0xBC) [reset = 0]
        22. 7.6.2.22 Clock Select Register (offset = 0xBD) [reset = 0]
        23. 7.6.2.23 Watchdog Enable Register (offset = 0xBE) [reset = 0]
        24. 7.6.2.24 LIN/SCI Select Register (offset = 0xBF) [reset = 0]
        25. 7.6.2.25 EEPROM Control Register (offset = 0xC0) [reset = 0]
        26. 7.6.2.26 Status 1 (STATUS1) Register (offset = 0xC1) [reset = 0]
        27. 7.6.2.27 Status 2 Register (offset = 0xC2) [reset = 0]
        28. 7.6.2.28 Power Mode Register (offset = 0xC3) [reset = 0]
        29. 7.6.2.29 Datapath and SCI Control Register (offset = 0xC4) [reset = 0]
        30. 7.6.2.30 FIFO Control Register (offset = 0xC5) [reset = ]
        31. 7.6.2.31 Enable Control Register (offset = 0xC8) [reset = 0]
        32. 7.6.2.32 LIN/SCI Rx Data (RX_DATAx) Register (offset = 0xC9 to 0xD1) [reset = 0]
        33. 7.6.2.33 LIN PID Register (offset = 0xD2) [reset = 0]
        34. 7.6.2.34 LIN/SCI Tx Data Registers (offset = 0xD3 to 0xDA) [reset = 0]
        35. 7.6.2.35 LIN/SCI Data Count Register (offset = 0xDB) [reset = 0]
        36. 7.6.2.36 LIN Configuration Register (offset = 0xDC) [reset = 0x40]
        37. 7.6.2.37 LIN Control Register (offset = 0xDD) [reset = 0]
        38. 7.6.2.38 LIN STATUS Register (offset = 0xDE) [reset = 0]
        39. 7.6.2.39 FIFO Pointer (FIFO_POINTER) Registers
          1. 7.6.2.39.1 FIFO Pointer MSB Register (offset = 0xDF) [reset = 0]
          2. 7.6.2.39.2 FIFO Pointer LSB Register (offset = 0xE1) [reset = 0]
        40. 7.6.2.40 VREG Select Register (offset = 0xE2) [reset = 0]
        41. 7.6.2.41 Sync Count (SYNC_COUNT) Registers
          1. 7.6.2.41.1 Sync Count MSB Register (offset = 0xE3) [reset = 0]
          2. 7.6.2.41.2 Sync Count LSB Register (offset = 0xE4) [reset = 0]
        42. 7.6.2.42 TEMP/DAC Control Register (offset = 0xE5) [reset = 0]
        43. 7.6.2.43 Oscillator Sync Control Register (offset = 0xE6) [reset = 0]
      3. 7.6.3 TEST Registers
        1. 7.6.3.1 ANALOG Test MUX Register (offset = 0xE9) [reset = 0]
        2. 7.6.3.2 DIGITAL Test MUX Register (offset = 0xEA) [reset = 0]
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Parameters
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Hardware
        2. 8.2.2.2 Firmware
          1. 8.2.2.2.1 Band-pass Filter Coefficients
          2. 8.2.2.2.2 Downsample Rate
          3. 8.2.2.2.3 Low-Pass Filter Coefficients
          4. 8.2.2.2.4 Pulse Count
          5. 8.2.2.2.5 Blanking Timer
          6. 8.2.2.2.6 FIFO Mode
        3. 8.2.2.3 OUT_A and OUT_B On and Off Times
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Documentation Support
      1. 11.1.1 Related Documentation
    2. 11.2 Community Resource
    3. 11.3 Trademarks
    4. 11.4 Electrostatic Discharge Caution
    5. 11.5 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)
MIN MAX UNIT
Power-supply voltage VPWR –0.3 40 V
Voltage VREG, VPROG_OTP pin –0.3 10 V
LIN –27 40 V
RBIAS, CIN, IN –0.3 3 V
DVDD, XIN, XOUT –0.3 2 V
OUTA, OUTB –0.3 40 V
LIM –1.5 1.5 V
Voltage on all other pins, VMAX –0.3 6 V
Low-side FET current, IFET 1.5 A
Maximum operating junction temperature, TJmax –40 150
Storage temperature, Tstg –40 125 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions are not implied. Exposure to Absolute-Maximum-Rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings: AEC Q100

VALUE UNIT
V(ESD) Electrostatic discharge Human body model (HBM), per AEC Q100-002(1) ±2000 V
Charged device model (CDM), per AEC Q100-011 Corner pins (1, 14, 15, and 28) ±750
Other pins ±500
(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

6.3 ESD Ratings: IEC61000-4–2

VALUE UNIT
V(ESD) Electrostatic discharge IEC61000-4–2(1), LIN pin ±8000 V
(1) Per IEC61000-4–2:1995 specification, contact with no external capacitor.

6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)
MIN NOM MAX UNIT
VPWR Power-supply voltage 7 18 V
IPWR Power-supply current Power up, TA = 105°C 50 mA
Active mode(1) temperature sensor off, TA = 105°C, VPWR = 18 V 15 mA
Quiet mode(1), TA = 105°C, VPWR = 18 V 7.5 mA
IPWRAVG Average power-supply current(1) 10 mA
TA Operating ambient temperature –40 105
CVREG Capacitance on VREG pin 10 470 µF
CVPWR Capacitance on VPWR pin(2) 47 100 µF
CESR ESR of capacitor on VREG pin 2 Ω
(1) The average current is defined as: Ipwr(Average) = 0.3Iactive + 0.7Iquiet
Active Mode: The entire device is active.
Quiet Mode: LNA, A/D, digital datapath, and OUTA/B are OFF. Microprocessor and LIN are still active. Add 100 mA to these currents if capacitor on VREG is charging
(2) The capacitor value must allow a discharge rate on VPWR to be at most 1 V/ms.

6.5 Thermal Information

THERMAL METRIC(1) PGA450-Q1 UNIT
PWP (TSSOP)
28 PINS
RθJA Junction-to-ambient thermal resistance 68.7 °C/W
RθJC Junction-to-case (top) thermal resistance 11.6 °C/W
RθJB Junction-to-board thermal resistance 27.6 °C/W
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

6.6 Electrical Characteristics

PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POWER SUPPLY
VPWRPOR VPWR voltage for POR to occur POR is deasserted 3 4.2 V
VAVDD AVDD pin voltage IAVDD = 5 mA 4.75 5 5.25 V
IAVDD AVDD pin load current 5 mA
VDVDD DVDD pin voltage 1.8 V
VREF VREF pin voltage 3 V
VREG
VREGTOL Transducer primary voltage tolerance IREG = 100 µA VPWR = 7 V
VREG_SEL = 0_XXX for 4.7 V–5.4 V
±100 mV
VPWR = 10 V
VREG_SEL = 1_XXX for 7.7 V–8.4 V
±150
VREGCHARGE Transducer voltage droop while charging IREG = 100 mA, below VREG_SEL setting 500 mV
VREGREADY VREG_READY threshold Below VREG_SEL setting 250
IVREG VREG output current VPWR > VREG_SEL + 2.5 V 90 100 110 mA
VPWR > VREG_SEL + 2 V 100 µA
VREGI_S2G VREG short-to-ground protection current VPWR = 16 V, TA = 105 °C, no burst 110 mA
LOW-SIDE DRIVE MOSFETS
rds(on) FET ON resistance Iload = 500 mA, TA = 105 °C 1.2 Ω
IPULSE Drain pulse current 50 kHz 1.5 A
Drive clamping voltage Vgs = 0 V, Idd = 10 mA 40 V
Leakage current 5 µA
LOW NOISE AMPLIFIER
AV Gain LNA_GAIN setting = 0b00 1680 1750 1820 V/V
LNA_GAIN setting = 0b01 892 930 968
LNA_GAIN Setting = 0b10 496 517 538
LNA_GAIN Setting = 0b11 99 104 109
RIN Input impedance 40 kHz 100
Clamp voltage –1.5 1.5 V
ILIM Input current limit 200 mA
Noise (input-referred of the signal chain) IN pin = GND, TA = 105 °C, center frequency = 40 kHz, Bandwidth = 10 kHz 0.7 µVrms
Input-referred PSRR VPWR = 7 V, LNA gain setting = 0b00 93 dB
12-BIT ADC
VADCREF Input voltage range 0 3 V
DNL 20% to 80% input range 2.5 LSB
INL 20% to 80% input range, best-fit curve 4 LSB
Gain Best-fit curve 1373 1378 1383 LSB/V
Offset Best-fit curve –15 LSB
8-BIT DAC
VDAC_MAX Output range 0.133 1.125 V
Gain 3.9 mV/Code
Offset voltage Output when DAC code is 000h at Rload = 100 kΩ to GND 0.133 V
Full-scale voltage Output when DAC code is 0xFF Rload = 100 kΩ to GND 1.125 V
IDAC Output current DAC Code = 0x00
DAC Code = 0xFF, Rload = 100 kΩ
12.5 µA
INL –2 2 LSB
DNL –1 1 LSB
Capacitance load 10 pF
TRANSDUCER SATURATION TIME
VSAT_TH Saturation threshold SAT_SEL = 200 mV 200 mV
SAT_SEL = 300 mV 300 mV
SAT_SEL = 400 mV 400 mV
SAT_SEL = 600 mV 600 mV
TEMPERATURE SENSOR
Temperature sensor range –40 140 °C
Temperature accuracy –40°C to 105°C –5 5 °C
Temperature sensor code 30°C 0 LSB
Temperature sensor LSB 1.75 °C/LSB
GPIOS, 8051 UART Tx AND Rx
VIH GPIO input mode, high, Rx, Rload > 10 kΩ 3.5 5.3 V
VIL GPIO input mode, low, Rx –0.3 1.5 V
RPULLUP Internal pullup on input Pullup is to AVDD 100
VOH GPIO strong-mode output, high, Tx IOH = 5 mA 4 V
VOL GPIO strong-mode output, low, Tx IOL = 5 mA 0.8 V
Total current on GPIO1 + GPIO2 +Tx pin No load on AVDD pin 5 mA
MEMORY
OTP programming voltage 7.5 8 8.5 V
OTP programming current 2 5 mA
DIAGNOSTICS
VPWR_OV VPWR overvoltage level 25 28 32 V
AVDD_UV VPWR for AVDD undervoltage 5.6 V
AVDD_OC AVDD Overcurrent 45 55 65 mA
RBIAS_OC RBIAS Overcurrent 65 80 90 µA
Low-side driver A/B drain monitor 2.2 2.5 2.8 V
Low-side driver A/B monitor 2.2 2.5 2.8 V
Over temperature shut-off protection 150 200

6.7 Electrical Characteristics — LIN 2.1 Slave and Buffered SCI(1)(2)

PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
IBUS_LIM

V BUS= 18 V

40 200 mA
IBUS_PAS_dom Driver off, VBUS= 0V, VPWR= 12 V –1 mA
IBUS_PAS_rec Driver off, 7 V < VPWR < 18 V, 8 V < VBUS < 18 V, VBUS > VPWR 20 µA
IBUS_NO_GND GNDDevice = V PWR, 0 < VBUS < 18 V, VPWR = 12 V –1 1 mA
IBUS_NO_BAT V PWR= GND, 0 < V BUS < 18 V 100 µA
VBUSdom Receiver dominant state 0.4 VPWR
VBUSrec Receiver recessive state 0.6 VPWR
VBUS_CNT VBUS_CNT = (V th_dom+ V th_rec)/2 0.475 0.5 0.525 VPWR
VHYS VHYS = Vth_rec – Vth_dom 0.175 VPWR
RSlave Serial resistor 20 30 60
CIN Input capacitance on LIN pin 60 pF
(1) LIN Mode:
LIN 2.1 physical layer and LIN protocol (Section 2.1 of LIN 2.1) specification
Exceptions: No wake-up (Section 2.6.2 of LIN 2.1)
No transport layer in digital logic (Section 3 of LIN 2.1)
No node configuration and identification services in digital (Section 4 of LIN 2.1)
No diagnostic layer in digital logic (Section 5 of LIN 2.1)
The device is not certified for LIN compliance. Communication baud rate is fixed at 19.2 kBPS.
(2) SCI Mode:
None

6.8 Electrical Characteristics — SPI Interface

PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
High-level voltage (CS, SCK, SDI, SDO) 3.5 V
Low-level voltage (CS, SCK, SDI, SDO) 1.5 V
CL(SDO) Capacitive load for data output (SDO) 10 pF

6.9 Timing Requirements

MIN NOM MAX UNIT
POWER SUPPLY
tPU Power-up time – AVDD and DVDD reach regulation levels. VPWR = 7 V to 18 V, VREG is not in regulation 10 ms
CLOCK
External crystal 16 MHz
FOSC Internal oscillator frequency 25°C 15.8 16 16.2 MHz
FDUTY Internal oscillator duty cycle 50%
Internal oscillator frequency accuracy Before LIN sync –4% 4%
LIN baud rate = 19.2 kBPS, after LIN sync –0.5% 0.5%
8-bit DAC
Settling time Code 0x00 to 0xFF step. Output is 90% of full scale. Rload = kΩ to GND. Cload = 10 pF to GND 20 µs
DIAGNOSTICS
Low-side driver A/B fault deglitch time LS_FAULT_TIMER_2 = 1 µs setting 1 µs
LS_FAULT_TIMER_2 = 2 µs setting 2 µs
Software watchdog time-out 250 ms

6.10 Timing Requirements — LIN 2.1 Slave and Buffered SCI(1)(2)

Figure 1 shows the LIN timing details.
MIN NOM MAX UNIT
D1 THRec(max) = 0.744 × VPWR; THDom(max) = 0.581 × V PWR;
V PWR= 7 V...18 V; tBit= 50 µs; D1 = tBus_rec(min)/ (2 × tBit) Load1;
CBUS = 1 nF; RBUS = 1KΩ Load2;
CBUS = 6.8 nF; RBUS = 660 Ω Load3: CBUS = 10 nF; RBUS = 500 Ω, see Figure 1.
0.396
D2 THRec(min)= 0.522 × VPWR; THDom(min) = 0.284 × VPWR;
VPWR= 7.6 V...18 V; tBit = 50 µs; D2 = tBus_rec(max)/ (2 × t Bit) Load1;
CBUS = 1 nF; RBUS = 1 kΩ Load2;
CBUS = 6.8 nF; R BUS = 660 Ω Load3; C BUS=10 nF; RBUS = 500 Ω, see Figure 1.
0.581
D3 THRec(max) = 0.778 × VPWR; THDom(max) = 0.616 × V PWR; V PWR= 7 V to 18 V;
tBit = 96 µs; D4 = tBus_rec(min) / (2 × t Bit) Load1; C BUS = 1 nF; RBUS = 1 kΩ Load2;
CBUS = 6.8 nF; RBUS = 660 Ω Load3; CBUS = 10 nF; RBUS = 500 Ω, see Figure 1.
0.417
D4 THRec(min) = 0.389 × VPWR; THDom(min) = 0.251 × VPWR; VPWR = 7.6 V to 18 V;
tBit= 96 µs; D4 = tBus_rec(max) / (2 × t Bit) Load1; CBUS = 1 nF; RBUS = 1 kΩ Load2;
CBUS = 6.8 nF; RBUS = 660 Ω Load3; CBUS = 10 nF; RBUS = 500 Ω, see Figure 1.
0.590
trx_pd Propagation delay of receiver

RRXD = 2.4 kΩ; CRXD = 20 pF

6 µs
trx_sym Symmetry of receiver propagation delay rising edge with respect to falling edge

RRXD = 2.4 kΩ; C RXD = 20 pF

–2 2 µs
(1) LIN Mode:
LIN 2.1 physical layer and LIN protocol (Section 2.1 of LIN 2.1) specification
Exceptions: No wake-up (Section 2.6.2 of LIN 2.1)
No transport layer in digital logic (Section 3 of LIN 2.1)
No node configuration and identification services in digital (Section 4 of LIN 2.1)
No diagnostic layer in digital logic (Section 5 of LIN 2.1)
The device is not certified for LIN compliance. Communication baud rate is fixed at 19.2 kBPS.
(2) SCI Mode:
None

6.11 Timing Requirements — SPI Interface

Figure 2 shows the SPI clocking details.
MIN NOM MAX UNIT
fSCK SPI frequency 8 MHz
tCSSCK CS low to first SCK rising edge See Figure 2. 125 ns
tSCKCS Last SCK rising edge to CS rising edge 125 ns
tCSD CS disable time 375 ns
tDS SDI setup time 25 ns
tDH SDI hold time 25 ns
tSDIS SDI fall/rise time 25 ns
tSCKR SCK rise time 7 ns
tSCKF SCK fall time 7 ns
tSCKH SCK high time 62.5 ns
tSCKL SCK low time 62.5 ns
tSDO SDO enable time 25 ns
tACCS SCK rising edge to SDO data valid 25 ns
tSDOD SDO disable time 25 ns
tSDOS SDO rise/fall time CSDO = 10 pF, see Figure 2. 1 15 ns

6.12 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
12-BIT ADC
Conversion time 1 µs
8051W WARP CORE
FCORE_CLK Core frequency 16 MHz
Memory interface 1 Wait State
MEMORY
OTP programming time 1 byte 100 µs
OTP data retention years 105 °C 10 Years
EEPROM R/W cycles 1000 Cycles
EEPROM data retention 105 °C 10 Years
EEPROM programming time 32 Bytes 70 ms
DIAGNOSTICS
Main oscillator underfrequency fault 14 MHz
Main oscillator overfrequency fault 18 MHz

6.13 Digital Datapath Filter Switching Characteristics

PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
BAND-PASS FILTER
FILTER TYPE: SECOND-ORDER BUTTERWORTH FILTER
Band-pass center frequency 40 70 kHz
Band-pass center-frequency step size 0.5 kHz
Bandpass filter bandwidth 4 7 kHz
Bandpass filter bandwidth step size 0.5 kHz
BPF gain 0 dB
DOWNSAMPLE
Downsample rate 25 50 Samples
Downsample-rate step size 1
LOW-PASS FILTER
FILTER TYPE: FIRST-ORDER BUTTERWORTH FILTER
LPF cutoff frequency 0.5 4 kHz
LPF cutoff frequency step size 0.5 kHz
LPF gain 0 dB
PGA450-Q1 lin_timing_lds185.gif Figure 1. LIN Timing Diagram
PGA450-Q1 spi_clocking.gif Figure 2. SPI Clocking Details

6.14 Typical Characteristics

VPWR = 12 V, TA = 25°C
PGA450-Q1 LNA_Noise.gif
Input referred LNA AC noise in 10-kHz bandwidth around 40 kHz
Vnoise = 0.7 µVrms
Figure 3. LNA Noise
PGA450-Q1 dp_typical.gif
BPF center frequency = 58 kHz BPF bandwidth = 7 kHz
Figure 5. Datapath Output, Downsample Rate = 40
PGA450-Q1 adc_typ_lds185.gif
Figure 4. ADC INL
PGA450-Q1 dp_typical_2.gif
BPF center frequency = 58 kHz BPF bandwidth = 7 kHz
Figure 6. Datapath Output, Downsample Rate = 25