# Application Note

# Adjustable Undervoltage Lockout Circuit Used in TPS61022 and TPS61023



Jasper Li

#### **ABSTRACT**

TI's TPS61022 and TPS61023 boost converters can operate down to a 0.4-V input voltage after the devices start up. However, a higher undervoltage lockout value is required in some applications. This application report proposes an external circuit that can adjust the undervoltage lockout voltage between 0.4 V and 1.7 V.

## **Table of Contents**

| 1 Introduction               | 2 |
|------------------------------|---|
| 2 Proposed Circuit Principle |   |
| 3 Bench Test                 |   |
| 4 References                 |   |
| 5 Revision History           |   |

### **Trademarks**

All trademarks are the property of their respective owners.

Introduction www.ti.com

## 1 Introduction

Table 1-1 is a portion of the electric specification from the TPS61022 and TPS61023 data sheet. The undervoltage lockout (UVLO) threshold is 1.7 V at the rising edge and 0.4 V at the falling edge. This means if the EN pin is logic high:

- The device starts up when the VIN pin is higher than 1.7 V.
- After the output voltage (VOUT) rises higher than 2.2 V, the device only shuts down again after the input voltage becomes lower than 0.4 V.

| Table 1-1. | TPS61022 | and TPS61023 | VIN pin | <b>UVLO S</b> | pecification |
|------------|----------|--------------|---------|---------------|--------------|
|            |          |              |         |               |              |

| Parameter            |                                | Test Condition          | TYPICAL | MAX | Unit |
|----------------------|--------------------------------|-------------------------|---------|-----|------|
| V <sub>IN_UVLO</sub> | Undervoltage lockout threshold | V <sub>IN</sub> rising  | 1.7     | 1.8 | V    |
|                      |                                | V <sub>IN</sub> falling | 0.4     | 0.5 | V    |

This ultra-low UVLO feature is useful in applications such as a super-capacitor power system. It helps to utilize all the energy from the super capacitor. However, the feature is not always desired. If the converters are powered with two alkaline batteries in series, of which the operation voltage is between 3.2 V to 1.4 V, the minimum operating voltage is unnecessary to below 1.2 V. Shutting down the boost converter at a higher voltage can help to select the external components easily, such as an inductor and capacitor, and it also helps to protect the battery from being overly discharged.

This application report introduces a circuit to shut down the TPS61022 and TPS61022 devices at a voltage higher than 0.4 V. Using the TPS61022 device as example, theoretical analysis and bench test result are presented to verify the proposed circuit.

## 2 Proposed Circuit Principle

The proposed solution utilizes a special feature of the EN logic threshold voltage, as shown in Table 2-1:

- When  $V_{IN} > 1.8 \text{ V}$  or  $V_{OUT} > 2.2 \text{ V}$ , the EN logic high threshold  $V_{EN~H}$  is 1.2 V.
- After the device starts to operate, the typical EN logic low threshold  $V_{\text{EN\_L}}$  is typically 0.42 V, with a minimum of 0.35 V and a maximum of 0.42 V

Table 2-1. TPS61022 EN pin Specification

| Parameter         |                         | Test Condition                                      | MIN  | TYPICAL | MAX  | Unit |
|-------------------|-------------------------|-----------------------------------------------------|------|---------|------|------|
| V <sub>EN_H</sub> | EN logic high threshold | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V |      |         | 1.2  | V    |
| V <sub>EN_L</sub> | EN logic low threshold  | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V | 0.35 | 0.42    | 0.45 | V    |

Figure 2-1 shows a simplified schematic of the proposed solution. The operating principle details follow:

- At the beginning, the device  $V_{IN} < 1.7 \text{ V}$  and  $V_{OUT} = 0 \text{ V}$ . The device shuts down and disconnects VIN and VOUT. The NMOS Q1 turns off and the voltage at EN pin  $V_{EN}$  is equal to  $V_{IN}$ .
- When V<sub>IN</sub> increases to higher than a typical 1.7 V (maximum 1.8 V) and EN voltage is higher than the logic high threshold, the device starts to operate. The EN logic high threshold is typically 0.95 V with a maximum value of 1.2 V. As V<sub>EN</sub> = V<sub>IN</sub> > 1.7 V, the device begins the soft-start process. During the soft-start process, the device initially pre-charges the V<sub>OUT</sub> closed to V<sub>IN</sub>, then switches to boost the output to the higher voltage.
- After the V<sub>OUT</sub> becomes higher than 2.2 V, the UVLO value of the VIN pin is changed to typical 0.4 V and the EN logic low threshold is changed to 0.42 V. Because of the R5, R6, and C2, the Q1 gate voltage is still too low to turn on, the V<sub>EN</sub> is still equal to V<sub>IN</sub>.
- After the V<sub>OUT</sub> ramps to the setting value and Q1 turns on, the voltage at the EN pin is defined by Equation 1.

$$V_{EN} = \frac{R_4}{R_3 + R_4} \times V_{IN} \tag{1}$$

If VIN declines and results in V<sub>EN</sub> lower than typical 0.42 V, the device shuts down. The V<sub>OUT</sub> is discharged
by the loading. After Q1 turns off, V<sub>EN</sub> will be equal to VIN again. However, the device would keep off if V<sub>IN</sub> <
1.7 V.</li>





Figure 2-1. Schematic of the Proposed Circuit

Based on the previous analysis, the UVLO value set by this method must be lower than 1.7 V.

The function of the R5, R6, and C2 is to keep Q1 off before the VOUT is ready. But Q1 must turn on after the output voltage is stable at the setting voltage. The gate-to-source voltage at stable condition is defined by Equation 2, which should be 10% higher than the MOSFET gate to source threshold voltage for design margin.

$$V_{GS} = \frac{R_6}{R_5 + R_6} \times V_{OUT} > 1.1 \times V_{GS(th)}$$
 (2)

#### where

- V<sub>GS(th)</sub> is the gate-to-source threshold voltage of a MOSFET
- V<sub>OUT</sub> is the setting value of the output voltage

The time constant of the R5, R6, and C2, which is defined by Equation 3, is suggested to be the startup time of the device  $-700 \,\mu s$  (typical).

$$T_{RC} = \frac{R_5 \times R_6}{R_5 + R_6} \times C_2 \tag{3}$$

Figure 2-2 shows the method to shut down the boost converter through an external control logic pin. The device shuts down if CTRL is high, while the device is controlled by the proposed circuit if CTRL is low. If the CTRL signal can support open-drain output, it can connect to the EN pin directly. Then the boost is off at CTRL low logic, and it is controlled by the proposed circuit at CTRL open-drain.

Proposed Circuit Principle www.ti.com



Figure 2-2. Method to Shutdown Proposed Circuit With I/O

Assuming the output voltage is set to 5 V and the new UVLO voltage is 1.2 V, the following process details the design of the components for the proposed circuit:

- Set R3 to be 1 M $\Omega$ , R4 will be 538 k $\Omega$  based on Equation 1. Considering the threshold variation in Table 2-1, the new UVLO value would have a 1-V minimum and 1.29-V maximum.
- Select CSD13381F4 as the Q1, which has a typical 0.85-V gate-to-source threshold voltage V<sub>GS(th)</sub> with a 0.65-V minimum and 1.1-V maximum at room temperature. Considering the variation of V<sub>GS(th)</sub> overtemperature, the gate-to-source voltage must be higher than 1.2 V to safely turn on the MOSFÈT. Select 1-M $\Omega$  R5, the R6 would be 359 k $\Omega$  according to Equation 2.
- Select the time constant of the R5, R6, and C2 to be 700-µs (TPS61022 start up time), the C2 would be 2.6 nF from Equation 3.

Figure 2-3 shows the value of the external components.



Figure 2-3. Components Value of the Proposed Circuit

www.ti.com Bench Test

#### 3 Bench Test

After adding the proposed circuit, the startup waveform is shown in Figure 3-1.

• When the  $V_{IN}$  is lower than 1.7 V, the TPS61022 device shuts down. The VOUT is zero and the EN pin voltage is equal to the input voltage.

 After V<sub>IN</sub> > 1.7 V, the TPS61022 device starts to operate. The VOUT ramps up to 5 V. Then Q1 turns on and the EN pin voltage decreases to 0.6 V. If the V<sub>EN</sub> is still higher than the EN pin logic low threshold, the device keeps operating.



Figure 3-1. Startup After Adding Proposed Circuit

The Figure 3-2 shows the shutdown waveform at 1-mA load condition as the  $V_{IN}$  deceases. As the  $V_{IN}$  decreases toward 1.2 V, the EN also decreases toward 0.42 V. Once the EN pin voltage is lower than 0.42 V, the device stops operating and  $V_{OUT}$  decreases. After  $V_{OUT}$  decreases below approximately 2.4 V, Q1 turns off and the  $V_{EN}$  becomes equal to VIN again. The VIN is lower than 1.7 V, so the device does not restart, although the EN pin becomes logic high again.



Figure 3-2. Shutdown at 1-mA Condition



References www.ti.com

Figure 3-3 shows the shutdown waveform at the 500-mA load condition. The boost converter shuts down when  $V_{IN}$  is lower than 1.2 V as designed. Because of the voltage drop across the input cable, the input voltage increases 100 mV after device shuts down.



Figure 3-3. Shutdown at 500-mA Load

## 4 References

- 1. Texas Instruments, TPS61022 8-A Boost Converter With 0.5-V Ultra-low Input Voltage Data Sheet
- 2. Texas Instruments, TPS61023 3.7-A Boost Converter with 0.5-V Ultra-low Input Voltage Data Sheet

## **5 Revision History**

Changes from Revision \* (February 2020) to Revision A (November 2022)

**Page** 

Updated the numbering format for tables, figures, and cross-references throughout the document......1

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated