











TPS54561-Q1

ZHCSCT5A - SEPTEMBER 2014-REVISED JANUARY 2017

# TPS54561-Q1 支持 Eco-mode™ 的 4.5V 至 60V 输入,5A,降压 DC-DC 转换器

#### 1 特性

- 汽车电子 应用认证
- 具有符合 AEC-Q100 的下列结果:
  - 器件温度 1 级: -40°C 至 125°C 的环境运行温度范围
  - 器件人体放电模式 (HBM) 静电放电 (ESD) 分类 H1C
  - 器件组件充电模式 (CDM) ESD 分类 C5
- 在具有脉冲跳跃的轻负载下实现高效率 Eco-mode TM控制
- 87mΩ 高侧金属氧化物半导体场效应晶体管 (MOSFET)
- 152μA 静态工作电流和 2μA 关断电流
- 100kHz 至 2.5MHz 开关频率
- 同步至外部时钟
- 轻负载条件下使用集成型引导 (BOOT) 再充电场效应晶体管 (FET) 可实现低压降操作
- 可调 UVLO 电压和滞后
- 针对欠压及过压的电源正常状态输出监控
- 可调软启动和定序
- 0.8V 1% 内部电压基准
- 带散热焊盘的 10 引脚晶圆级小外形无引线 (WSON) 封装
- T」运行范围为 -40°C 至 150°C
- 使用 TPS54561-Q1 并借助 WEBENCH Power Designer 创建定制设计方案

#### 2 应用范围

- 车辆附件:全球卫星定位 (GPS)(请参见 SLVA412),娱乐系统
- USB 专用充电端口和电池充电器(请参见 SLVA464)
- 12V 和 24V 车载电源系统

#### 3 说明

TPS54561-Q1 器件是一款 60V, 5A 降压稳压器,具有一个集成的高侧 MOSFET。根据 ISO 7637 标准,该器件可承受高达 65V 的负载突降脉冲。电流模式控制提供了简单的外部补偿和灵活的组件选择。其低纹波脉冲跳跃模式和 152μA 电源电流可在轻负载条件下实现高效率。将使能引脚下拉为低电平可将关断电源电流降至 2μA。

欠压锁定的内部设定为 4.3V。使能 (EN) 引脚使用外部电阻分压器时可增大该设置。软启动引脚控制输出电压启动斜升,还可配置排序或跟踪。一个开漏电源正常信号表示输出处于其标称电压值的 93% 至 106% 之内。

宽范围可调开关频率允许针对效率或者外部组件尺寸进 行优化。逐周期电流限制、频率折返和热关断功能可在 过载情况下保护器件。

TPS54561-Q1 采用 10 引脚 4mm x 4mm WSON 封装。

#### 器件信息(1)

| 器件型号        | 封装        | 封装尺寸(标称值)       |
|-------------|-----------|-----------------|
| TPS54561-Q1 | WSON (10) | 4.00mm x 4.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

#### 简化电路原理图



Copyright © 2016, Texas Instruments Incorporated

#### 效率与负载电流间的关系





## 目录

| 1 | 特性 1                                 | 7.4  | Device Functional Modes      | 27 |
|---|--------------------------------------|------|------------------------------|----|
| 2 | 应用范围 1                               | 8 Ap | plication and Implementation | 28 |
| 3 | 说明1                                  | 8.1  | Application Information      |    |
| 4 | 修订历史记录 2                             | 8.2  | 2 Typical Application        | 28 |
| 5 | Pin Configuration and Functions      | 9 Po | wer Supply Recommendations   | 42 |
| 6 | Specifications4                      |      | yout                         |    |
|   | 6.1 Absolute Maximum Ratings 4       | 10   | .1 Layout Guidelines         | 43 |
|   | 6.2 ESD Ratings 4                    | 10.  | .2 Layout Example            | 43 |
|   | 6.3 Recommended Operating Conditions | 11 器 | 件和文档支持                       | 44 |
|   | 6.4 Thermal Information              | 11.  | .1 器件支持                      | 44 |
|   | 6.5 Electrical Characteristics       | 11.  | .2 文档支持                      | 44 |
|   | 6.6 Timing Requirements6             | 11.  | .3 接收文档更新通知                  | 44 |
|   | 6.7 Switching Characteristics 6      | 11.  | .4 社区资源                      | 44 |
|   | 6.8 Typical Characteristics          | 11.  | .5 商标                        | 44 |
| 7 | Detailed Description 11              | 11.  | .6 静电放电警告                    | 4  |
| • | 7.1 Overview                         | 11.  | .7 Glossary                  | 4  |
|   | 7.2 Functional Block Diagram         | 12 机 | 械、封装和可订购信息                   | 4  |
|   | 7.3 Feature Description              |      |                              |    |

## 4 修订历史记录

| Change               | s from Original (September 2014) to Revision A                                               | Page |
|----------------------|----------------------------------------------------------------------------------------------|------|
| <ul><li>已将</li></ul> | 封装由"SON"更改至"WSON"(位于 特性 和通篇数据表中)                                                             | 1    |
| • WEE                | BENCH 信息至特性,详细设计流程和器件支持部分                                                                    | 1    |
| • Adde               | ed SW, 5-ns transient to the Absolute Maximum Ratings                                        | 4    |
| • Move               | ed Storage temperature range to the Absolute Maximum Ratings                                 | 4    |
| • Char               | nged the Handling Ratings table to the ESD Ratings                                           | 4    |
| • Char               | nged Equation 10 and Equation 11                                                             | 19   |
| • Char               | nged Equation 30                                                                             | 30   |
| • Char               | nged Equation 33                                                                             | 30   |
| • Move               | ed Power Dissipation Estimate to the Detailed Design Procedure section                       | 35   |
| • Move               | ed the location of the Safe Operating Area                                                   | 37   |
| • Move               | ed Inverting Power Supply and Split-Rail Power Supply to the Application Information section | 41   |
|                      |                                                                                              |      |



## **5 Pin Configuration and Functions**



#### **Pin Functions**

| PIN         |     | 1/0 | DECORPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| воот        | 1   | 0   | The device requires a bootstrap capacitor between BOOT and SW. If the voltage on this capacitor is below the minimum required voltage to operate the high-side MOSFET, the gate driver switches off until the bootstrap capacitor recharges.                                                                                                                                                                                                                                                                                |
| СОМР        | 7   | 0   | Error amplifier output, and input to the output switch-current comparator (PWM comparator). Connect frequency compensation components to this pin.                                                                                                                                                                                                                                                                                                                                                                          |
| EN          | 3   | ı   | Enable pin, with internal pullup current source. Pull below 1.2 V to disable. Float to enable. Adjust the input undervoltage lockout with two resistors. See the <i>Enable and Adjust Undervoltage Lockout</i> section.                                                                                                                                                                                                                                                                                                     |
| FB          | 6   | I   | Inverting input of the transconductance (g <sub>m</sub> ) error amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GND         | 8   | _   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PWRGD       | 10  | 0   | Power-good is an open-drain output that asserts if the output voltage is low because of thermal shutdown, dropout, overvoltage, or EN shutdown.                                                                                                                                                                                                                                                                                                                                                                             |
| RT/CLK      | 5   | I   | Resistor timing and external clock. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. When pulled above the PLL upper threshold, a mode change occurs, and the pin becomes a synchronization input. This change disables the internal amplifier, and the pin is a high-impedance clock input to the internal PLL. Stopping the clocking edges reenables the internal amplifier, and the operating mode returns to resistor programmed mode. |
| SS/TR       | 4   | I   | Soft-start and tracking input pin. An external capacitor connected to this pin sets the output rise time. A voltage on this pin overrides the internal reference, which allows use of the pin for tracking and sequencing.                                                                                                                                                                                                                                                                                                  |
| SW          | 9   | I   | The source of the internal high-side power MOSFET, and switching node of the converter.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| $V_{DD}$    | 2   | I   | Input supply pin with 4.5-V to 60-V operating range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Thermal pad | _   | _   | To ensure proper operation, electrically connect the GND pin to the copper pad under the IC on the printed circuit board.                                                                                                                                                                                                                                                                                                                                                                                                   |



#### 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                                |                     | VA   | LUE |      |
|--------------------------------|---------------------|------|-----|------|
|                                |                     | MIN  | MAX | UNIT |
|                                | $V_{DD}$            | -0.3 | 65  |      |
|                                | EN                  | -0.3 | 8.4 |      |
|                                | FB                  | -0.3 | 3   |      |
| Input voltage                  | COMP                | -0.3 | 3   | V    |
|                                | PWRGD               | -0.3 | 6   |      |
|                                | SS/TR               | -0.3 | 3   |      |
|                                | RT/CLK              | -0.3 | 3.6 |      |
|                                | BOOT-SW             | -0.3 | 8   |      |
| Out and analysis               | SW                  | -0.6 | 65  | .,,  |
| Output voltage                 | SW, 5-ns transient  | -7   | 65  | V    |
|                                | SW, 10-ns transient | -2   | 65  |      |
| Operating junction temperature |                     | -40  | 150 | °C   |
| Storage temperature range      | , T <sub>stg</sub>  | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Rec-65ommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |                                                         |                                              |      | UNIT |
|--------------------------------------------|---------------------------------------------------------|----------------------------------------------|------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                        | \/   |      |
|                                            | Electrostatic discharge                                 | Charged-device model (CDM), per AEC-Q100-011 | ±750 | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|          |                      | MIN | MAX  | UNIT |
|----------|----------------------|-----|------|------|
| $V_{DD}$ | Supply input voltage | 4.5 | 60   | V    |
| Vo       | Output voltage       | 0.8 | 58.8 | V    |
| Io       | Output current       | 0   | 5    | Α    |
| $T_J$    | Junction temperature | -40 | 150  | °C   |



#### 6.4 Thermal Information

|                    |                                                         | TPS54561-Q1 |      |
|--------------------|---------------------------------------------------------|-------------|------|
|                    | THERMAL METRIC <sup>(1)(2)</sup>                        | DPR         | UNIT |
|                    |                                                         | 10 PINS     |      |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance (standard board) | 35.1        | °C/W |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance               | 34.1        | °C/W |
| $R_{\theta JB}$    | Junction-to-board thermal resistance                    | 12.3        | °C/W |
| ΨЈТ                | Junction-to-top characterization parameter              | 0.3         | °C/W |
| ΨЈВ                | Junction-to-board characterization parameter            | 12.5        | °C/W |
| $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance            | 2.2         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

 $T_J = -40$ °C to 150°C,  $V_{DD} = 4.5$  to 60 V (unless otherwise noted)

|                     | PARAMETER                                                            | TEST CONDITIONS                                                                               | MIN   | TYP    | MAX      | UNIT |
|---------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|--------|----------|------|
| SUPPLY              | VOLTAGE (V <sub>DD</sub> PIN)                                        |                                                                                               |       |        | 1        |      |
|                     | Operating input voltage                                              |                                                                                               | 4.5   |        | 60       | V    |
|                     | Internal undervoltage lockout threshold                              | V <sub>DD</sub> rising                                                                        | 4.1   | 4.3    | 4.48     | V    |
|                     | Internal undervoltage lockout threshold hysteresis                   |                                                                                               |       | 325    |          | mV   |
|                     | Shutdown supply current                                              | $V_{(EN)} = 0 \text{ V}, T_A = 25^{\circ}\text{C}, 4.5 \text{ V} \le V_{DD} \le 60 \text{ V}$ |       | 2.25   | 4.5      |      |
|                     | Operating: nonswitching supply current                               | V <sub>(FB)</sub> = 0.9 V, T <sub>A</sub> = 25°C                                              |       | 152    | 200      | μA   |
| ENABLE              | AND UVLO (EN PIN)                                                    |                                                                                               |       |        | <u> </u> |      |
| V <sub>(EN)th</sub> | Enable threshold voltage                                             | No voltage hysteresis, rising and falling                                                     | 1.1   | 1.2    | 1.3      | V    |
|                     | Innut ourrent                                                        | Enable threshold + 50 mV                                                                      |       | -4.6   |          |      |
|                     | Input current                                                        | Enable threshold – 50 mV                                                                      | -0.58 | -1.2   | -1.8     | μA   |
| I <sub>(HYS)</sub>  | Hysteresis current                                                   |                                                                                               | -2.2  | -3.4   | -4.5     | μΑ   |
| VOLTAG              | E REFERENCE                                                          |                                                                                               |       |        |          |      |
| V <sub>ref</sub>    | Voltage reference                                                    |                                                                                               | 0.792 | 0.8    | 0.808    | V    |
| HIGH-SII            | DE MOSFET                                                            |                                                                                               |       |        | 1        |      |
|                     | On-resistance                                                        | V <sub>DD</sub> = 12 V, V <sub>(BOOT-SW)</sub> = 6 V                                          |       | 87     | 185      | mΩ   |
| ERROR               | AMPLIFIER                                                            |                                                                                               |       |        | ,        |      |
|                     | Input current                                                        |                                                                                               |       | 50     |          | nA   |
| g <sub>m(ea)</sub>  | Error-amplifier transconductance                                     | $-2 \mu A < I_{(COMP)} < 2 \mu A, V_{(COMP)} = 1 V$                                           |       | 350    |          | μS   |
|                     | Error-amplifier transconductance (g <sub>m</sub> ) during soft-start | $-2 \mu A < I_{(COMP)} < 2 \mu A, V_{(COMP)} = 1 V, V_{(FB)} = 0.4 V$                         |       | 78     |          | μS   |
| A <sub>(OL)</sub>   | Error-amplifier open-loop dc gain                                    | $V_{(FB)} = 0.8 \text{ V}$                                                                    |       | 10 000 |          | V/V  |
|                     | Minnimum unity-gain bandwidth                                        |                                                                                               |       | 2500   |          | kHz  |
|                     | Error-amplifier source and sink                                      | V <sub>(COMP)</sub> = 1 V, 100 mV overdrive                                                   |       | ±30    |          | μΑ   |
| g <sub>m(ps)</sub>  | COMP to SW current transconductance                                  |                                                                                               |       | 17     |          | S    |
| CURREN              | NT LIMIT                                                             |                                                                                               |       |        | <u> </u> |      |
|                     |                                                                      | All V <sub>DD</sub> and temperatures, open loop <sup>(1)</sup>                                | 6.3   | 7.5    | 8.8      |      |
|                     | Current limit threshold                                              | All temperatures, V <sub>DD</sub> = 12 V, open loop <sup>(1)</sup>                            | 6.3   | 7.5    | 8.3      | Α    |
|                     |                                                                      | V <sub>DD</sub> = 12 V, T <sub>A</sub> = 25°C, open loop <sup>(1)</sup>                       | 7.1   | 7.5    | 7.9      |      |
| THERMA              | AL SHUTDOWN                                                          |                                                                                               |       |        | ,        |      |
|                     | Thermal shutdown                                                     |                                                                                               |       | 176    |          | °C   |
|                     | Thermal shutdown hysteresis                                          |                                                                                               |       | 12     |          | °C   |

<sup>(1)</sup> Measure open-loop current limit directly at the SW pin. The current is independent of the inductor value and slope compensation.

<sup>(2)</sup> Determination of the power rating at a specific ambient temperature must be at the maximum junction temperature of 150°C. This is the point where distortion starts to increase substantially. See the power dissipation estimate in the *Power Dissipation Estimate* section of this data sheet for more information.



#### **Electrical Characteristics (continued)**

 $T_J = -40$ °C to 150°C,  $V_{DD} = 4.5$  to 60 V (unless otherwise noted)

|                   | PARAMETER                                        | TEST CONDITIONS                                               | MIN | TYP  | MAX | UNIT |
|-------------------|--------------------------------------------------|---------------------------------------------------------------|-----|------|-----|------|
| EXTER             | NAL CLOCK (RT/CLK PIN)                           | ·                                                             |     |      |     |      |
|                   | RT/CLK high threshold                            |                                                               |     | 1.55 | 2   | V    |
|                   | RT/CLK low threshold                             |                                                               | 0.5 | 1.2  |     | V    |
| SOFT-S            | START AND TRACKING (SS/TR PIN)                   | ·                                                             |     |      |     |      |
| I <sub>(SS)</sub> | Charge current                                   | V <sub>(SS/TR)</sub> = 0.4 V                                  |     | 1.7  |     | μA   |
|                   | SS/TR-to-FB matching                             | V <sub>(SS/TR)</sub> = 0.4 V                                  |     | 42   |     | mV   |
|                   | SS/TR-to-reference crossover                     | 98% of nominal FB voltage                                     |     | 1.16 |     | V    |
|                   | SS/TR discharge current (overload)               | V <sub>(FB)</sub> = 0 V, V <sub>(SS/TR)</sub> = 0.4 V         |     | 354  |     | μA   |
|                   | SS/TR discharge voltage                          | V <sub>(FB)</sub> = 0 V                                       |     | 54   |     | mV   |
| POWER             | R GOOD (PWRGD PIN)                               | ·                                                             |     |      |     |      |
|                   | FB threshold for PWRGD low                       | FB falling                                                    |     | 91%  |     |      |
|                   | FB threshold for PWRGD high                      | FB rising                                                     |     | 93%  |     |      |
|                   | FB threshold for PWRGD low                       | FB rising                                                     |     | 108% |     |      |
|                   | FB threshold for PWRGD high                      | FB falling                                                    |     | 106% |     |      |
|                   | Hysteresis                                       | FB falling                                                    |     | 2%   |     |      |
|                   | Output-high leakage                              | V <sub>(PWRGD)</sub> = 5.5 V, T <sub>A</sub> = 25°C           |     | 10   |     | nA   |
|                   | On-resistance                                    | $I_{(PWRGD)} = 3 \text{ mA}, V_{(FB)} < 0.79 \text{ V}$       |     | 45   |     | Ω    |
|                   | Minimum input voltage for defined output voltage | $V_{(PWRGD)} < 0.5 \text{ V}, I_{(PWRGD)} = 100  \mu\text{A}$ |     | 0.9  | 2   | V    |

#### 6.6 Timing Requirements

|                                  | MIN | TYP | MAX | UNIT |
|----------------------------------|-----|-----|-----|------|
| RT/CLK                           |     |     |     |      |
| Minimum CLK input pulse duration |     | 15  |     | ns   |

#### 6.7 Switching Characteristics

 $T_J = -40$  °C to 150 °C,  $V_{DD} = 4.5$  V to 60 V (unless otherwise noted)

|                    | PARAMETER                                   | TEST CONDITIONS                                                                                  | MIN | TYP | MAX  | UNIT |
|--------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|------|------|
| ENABLE             | E AND UVLO (EN PIN)                         |                                                                                                  |     |     |      |      |
|                    | Enable to COMP active                       | V <sub>DD</sub> = 12 V, T <sub>A</sub> = 25°C                                                    |     | 540 |      | μs   |
| CURREN             | NT-LIMIT                                    |                                                                                                  |     |     |      |      |
| t <sub>d(CL)</sub> | Current limit threshold delay               |                                                                                                  |     | 60  |      | ns   |
| SW                 |                                             |                                                                                                  |     |     |      |      |
| t <sub>(ON)</sub>  | Minimum controllable on-time                | $V_{DD}$ = 23.7 V, $V_{O}$ = 5 V, $I_{O}$ = 3.5 A, $R_{(RT)}$ = 39.6 k $\Omega$ , $T_{A}$ = 25°C |     | 100 |      | ns   |
| RT/CLK             |                                             |                                                                                                  |     |     | ·    |      |
|                    | Switching frequency range using RT mode     |                                                                                                  | 100 |     | 2500 | kHz  |
| f <sub>(SW)</sub>  | Switching frequency                         | $R_{(RT)} = 200 \text{ k}\Omega$                                                                 | 450 | 500 | 550  | kHz  |
|                    | Switching frequency range using CLK mode    |                                                                                                  | 160 |     | 2300 | kHz  |
| TIMING I           | RESISTOR AND EXTERNAL CLOCK (RT/            | CLK PIN)                                                                                         |     |     |      |      |
|                    | RT/CLK falling edge to SW rising edge delay | Measured at 500 kHz with an RT resistor ( $R_{(RT)}$ ) in series                                 |     | 55  |      | ns   |
|                    | PLL lock-in time                            | Measured at 500 kHz                                                                              |     | 78  |      | μs   |



#### 6.8 Typical Characteristics



#### TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



#### TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



#### 7 Detailed Description

#### 7.1 Overview

The TPS54561-Q1 device is a 60-V, 5-A, step-down (buck) regulator with an integrated high-side n-channel MOSFET. The device implements constant-frequency current-mode control, which reduces output capacitance and simplifies external frequency compensation. The wide switching frequency range of 100 kHz to 2500 kHz allows either efficiency or size optimization when selecting the output filter components. The use of a resistor connected to ground from the RT/CLK pin adjusts the switching frequency. The device has an internal phase-locked loop (PLL) connected to the RT/CLK pin that synchronizes the power-switch turnon to the falling edge of an external clock signal.

The TPS54561-Q1 device has a default input start-up voltage of approximately 4.3 V. The EN pin adjusts the input-voltage undervoltage-lockout (UVLO) threshold with two external resistors. An internal pullup current source enables operation when the EN pin is floating. The operating current is 152  $\mu$ A under no-load conditions when not switching. With the device disabled, the supply current is 2  $\mu$ A.

The integrated  $87\text{-m}\Omega$  high-side MOSFET supports high-efficiency power supply designs capable of delivering 5 A of continuous current to a load. A bootstrap capacitor connected from the BOOT pin to the SW pin supplies the gate-drive bias voltage for the integrated high-side MOSFET. The TPS54561-Q1 device reduces the external component count by integrating the bootstrap recharge diode. A BOOT UVLO circuit monitors the BOOT pin capacitor voltage, and turns off the high-side MOSFET when the BOOT to SW voltage falls below a preset threshold. An automatic BOOT capacitor recharge circuit allows the TPS54561-Q1 to operate at high duty cycles approaching 100%. Therefore, the maximum output voltage is near the minimum input supply voltage of the application. The minimum output voltage is 0.8 V, which equals the internal feedback reference.

An overvoltage protection (OVP) comparator minimizes output overvoltage transients. On activation of the OVP comparator, the high-side MOSFET turns off and remains off until the output voltage is less than 106% of the desired output voltage.

Using the SS/TR (soft-start and tracking) pin minimizes inrush currents or provides power supply sequencing during power-up. Couple a small-value capacitor from the SS/TR pin to the GND pin to adjust the soft-start time. Couple a resistor divider from SS/TR pin to GND pin for critical power-supply sequencing requirements. The device discharges the SS/TR pin before the output powers up. This discharging ensures a repeatable restart after an overtemperature fault, UVLO fault, or a disabled condition. When the overload condition goes away, the soft-start circuit controls the recovery from the fault output level to the nominal regulation voltage. A frequency foldback circuit reduces the switching frequency during start-up or overcurrent fault conditions to help maintain control of the inductor current.



#### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Fixed-Frequency PWM Control

The TPS54561-Q1 device uses fixed-frequency, peak-current-mode control with adjustable switching frequency. An error amplifier compares the output voltage to an internal voltage reference through an external resistor divider connected to the FB pin. An internal oscillator initiates the turnon of the high-side MOSFET. The error amplifier output at the COMP pin controls the high-side MOSFET current. When the high-side MOSFET switch current reaches the threshold level set by the COMP voltage, the power switch turns off. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements current limiting by clamping the COMP pin voltage to a maximum level. Implementation of the pulse-skipping Eco-mode control scheme is through a minimum voltage clamp on the COMP pin.

#### 7.3.2 Slope Compensation Output Current

The TPS54561-Q1 adds a compensating ramp to the MOSFET switch-current sense signal. This slope compensation prevents sub-harmonic oscillations at duty cycles greater than 50%. The slope compensation does not affect the peak current limit of the high-side switch, which remains constant over the full duty cycle range.



#### 7.3.3 Pulse-Skipping Eco-mode Control Scheme

The TPS54561-Q1 device operates in a pulse-skipping Eco-mode control scheme at light load currents to improve efficiency by reducing switching and gate-drive losses. If the output voltage is within regulation and the peak switch current of any switching cycle is below the pulse-skipping current threshold, the device enters pulse-skipping mode. The pulse-skipping current threshold is the peak switch-current level corresponding to a nominal COMP voltage of 600 mV.

When in pulse-skipping mode, the TPS54561-Q1 device clamps the COMP pin voltage to 600 mV and inhibits the high-side MOSFET. Because the device is not switching, the output voltage begins to decay. The voltage control loop responds to the falling output voltage by increasing the COMP pin voltage. The high-side MOSFET enables and switching resumes when the error amplifier lifts COMP above the pulse-skipping threshold. The output voltage recovers to the regulated value, and COMP eventually falls below the pulse-skipping threshold, at which time the device again enters pulse-skipping mode. The internal PLL remains operational when in pulse-skipping mode. When operating at light load currents in pulse-skipping mode, the switching transitions occur synchronously with the external clock signal.

During pulse-skipping operation, the TPS54561-Q1 device senses and controls the peak switch current, not the average load current. Therefore, the load current at which the device enters pulse-skipping mode depends on the output inductor value. The circuit in Figure 46 enters pulse-skipping mode at about 25.3 mA output current. As the load current approaches zero, the device enters the pulse-skipping mode. During the time period when there is no switching the input current falls to the 152-µA quiescent current.

#### 7.3.4 Low-Dropout Operation and Bootstrap Voltage (BOOT)

The TPS54561-Q1 device provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate-drive voltage for the high-side MOSFET. The BOOT capacitor recharges when the high-side MOSFET is off and the external low-side diode conducts. The recommended value of the BOOT capacitor is 0.1 µF. For stable performance over temperature and voltage, TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher.

When operating with a low voltage difference from input to output, the high-side MOSFET of the TPS54561-Q1 operates at 100% duty cycle as long as the BOOT-to-SW pin voltage is greater than 2.1 V. When the voltage from BOOT to SW drops below 2.1 V, the high-side MOSFET turns off and an integrated low-side MOSFET pulls SW low to recharge the BOOT capacitor. To reduce the losses of the small low-side MOSFET at high output voltages, the device disables this small low-side MOSFET at 24-V output and re-enables it when the output reaches 21.5 V.

Because the gate-drive current sourced from the BOOT capacitor is small, the high-side MOSFET can remain on for many switching cycles before the MOSFET turns off to refresh the capacitor. Thus the effective duty cycle of the switching regulator can be high, approaching 100%. The main influences on the effective duty cycle of the converter during dropout are the voltage drops across the power MOSFET, the inductor resistance, the low-side diode voltage, and the printed-circuit-board (PCB) resistance.

Figure 25 shows the start and stop voltages for a typical 5-V output application, and plots the input voltage versus load current. The definition of start voltage is the input voltage required to regulate the output within 1% of nominal voltage. The definition of stop voltage is the input voltage at which the output drops by 5% or where switching stops.

During high-duty-cycle (low dropout) conditions, inductor current ripple increases while the BOOT capacitor recharges, resulting in an increase in output-voltage ripple. Increased ripple occurs when the off-time required to recharge the BOOT capacitor is longer than the high-side off-time associated with cycle-by-cycle PWM control.

At heavy loads, increase the minimum input voltage to ensure a monotonic start-up. For this condition, use Equation 1 to calculate the maximum output voltage for a given minimum input voltage.

$$V_{O} max = D max \times (V_{I} min - I_{O} max \times r_{DS(on)} + V_{(d)}) - V_{(d)} + I_{O} max \times R_{(DC)}$$

#### where

- Dmax = 0.9
- $V_{(d)}$  = Forward drop of the catch diode
- R<sub>(DC)</sub> = DC resistance of output inductor



- $r_{DS(on)} = 1 / (-0.3 \times V_{(BOOT\_SW)}^2 + 3.577 \times V_{(BOOT\_SW)} 4.246)$
- $V_{(BOOT\ SW)} = V_{(BOOT)} + V_{(d)}$
- $V_{(BOOT)} = (1.41 \times V_{I}min 0.554 V_{(d)} \times f_{(SW)} 1.847 \times 10^{3} \times I_{(BOOT\_SW)}) / (1.41 + f_{(SW)})$
- $I_{(BOOT\_SW)} = 100 \times 10^{-6} A$
- $f_{(SW)} = Operating frequency in MHz$  (1)

#### 7.3.5 Error Amplifier

A transconductance error amplifier controls the TPS54561-Q1 voltage regulation loop. The error amplifier compares the FB pin voltage to the lower of the internal soft-start voltage or the internal 0.8-V voltage reference. The transconductance ( $g_{m(ea)}$ ) of the error amplifier is 350  $\mu$ S during normal operation. During soft-start operation, the device reduces the transconductance to 78  $\mu$ S and references the error amplifier to the internal soft-start voltage.

The frequency compensation components (capacitor, series resistor, and capacitor) connect the error-amplifier output COMP pin to the GND pin.

#### 7.3.6 Adjusting the Output Voltage

The internal voltage reference produces a precise 0.8-V ±1% voltage reference over the operating temperature and voltage range by scaling the output of a bandgap reference circuit. A resistor divider from the output node to the FB pin sets the output voltage. Divider resistors with a 1% tolerance or better are recommended. Select the low-side resistor,  $R_{(LS)}$ , for the desired divider current, and use Equation 2 to calculate  $R_{(HS)}$ . To improve efficiency at light loads, consider using larger-value resistors. However, if the values are too high, the regulator is more susceptible to noise and voltage errors because of the FB input current may become noticeable.

$$R_{(HS)} = R_{(LS)} \times \left( \frac{V_O - 0.8 \text{ V}}{0.8 \text{ V}} \right)$$
(2)

#### 7.3.7 Enable and Adjust Undervoltage Lockout

The  $V_{DD}$  pin voltage rising above 4.3 V when the EN pin voltage exceeds the enable threshold of 1.2 V enables the TPS54561-Q1 device. The  $V_{DD}$  pin voltage falling below 4 V or the EN pin voltage dropping below 1.2 V disables the TPS54561-Q1 device. The EN pin has an internal pullup current source,  $I_{(1)}$ , of 1.2  $\mu$ A that enables operation of the TPS54561-Q1 device when the EN pin floats.

If an application requires a higher undervoltage lockout (UVLO) threshold, use the circuit shown in Figure 26 to adjust the input voltage UVLO with two external resistors. When the EN pin voltage exceeds 1.2 V, the EN pin sources an additional 3.4  $\mu$ A of hysteresis current,  $I_{(HYS)}$ . This additional current facilitates adjustable input voltage UVLO hysteresis. Pulling the EN pin below 1.2 V removes the 3.4- $\mu$ A  $I_{(HYS)}$  current. Use Equation 3 to calculate  $R_{(UVLO1)}$  for the desired UVLO hysteresis voltage. Use Equation 4 to calculate  $R_{(UVLO2)}$  for the desired  $V_{DD}$  start voltage.

In applications designed to start at relatively low input voltages (for example, from 4.5 V to 9 V) and withstand high input voltages (for example, from 40 V to 60 V), the EN pin may experience a voltage greater than the absolute maximum voltage of 8.4 V during the high-input-voltage condition. To avoid exceeding this voltage when using the EN resistors, a 5.8-V Zener diode that is capable of sinking up to 150  $\mu$ A internally clamps the EN pin.

$$R_{(UVLO1)} = \left(\frac{V_{(START)} - V_{(STOP)}}{I_{(HYS)}}\right)$$
(3)

$$R_{(UVLO2)} = \frac{V_{(EN)th}}{\frac{V_{(START)} - V_{(EN)th}}{R_{(UVLO1)}} + I_{(1)}}$$
(4)







 $R_{(UVLO2)}$   $R_{(UVLO2)}$   $R_{(UVLO2)}$   $R_{(UVLO2)}$ 

Copyright © 2017, Texas Instruments Incorporated

Figure 26. Adjustable Undervoltage Lockout (UVLO)

Figure 27. Internal Clamp On EN Pin

#### 7.3.8 Soft-Start and Tracking Pin (SS/TR)

The TPS54561-Q1 device effectively uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the power-supply reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a soft-start time. The TPS54561-Q1 device has an internal pullup current source of 1.7  $\mu$ A that charges the external soft-start capacitor. Equation 5 shows the calculation for the soft-start time (10% to 90%). The voltage reference (V<sub>ref</sub>) is 0.8 V and the soft-start current (I<sub>(SS)</sub>) is 1.7  $\mu$ A. The soft-start capacitor should remain lower than 0.47  $\mu$ F and greater than 0.47 nF.

$$C_{(SS)}(nF) = \frac{t_{(SS)}(ms) \times I_{(SS)}(\mu A)}{V_{ref} \times 0.8}$$
 (5)

At power up, the TPS54561-Q1 device does not start switching until the voltage in the soft-start pin is less than 54 mV to ensure a proper power up (see Figure 28).

Also, during normal operation, the TPS54561-Q1 stops switching and the SS/TR pin must discharge to 54 mV when one of the following occurs: the  $V_{DD}$  pin voltage exceeds the UVLO threshold, the EN pin drops below 1.2 V, or a thermal shutdown event occurs.

The FB voltage follows the SS/TR pin voltage with a 42-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% of the internal reference voltage, the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference (see Figure 23). The SS/TR voltage ramps linearly until clamped at 2.7 V typical, as shown in Figure 28.





Figure 28. Operation of SS/TR Pin When Starting

#### 7.3.9 Sequencing

A designer can implement many of the common power-supply sequencing methods using the SS/TR, EN, and PWRGD pins. Implementation of the sequential method can be by using an open-drain output of the power-on-reset pin of another device. Figure 29 illustrates the sequential method using two TPS54561-Q1 devices. Connecting the power-good signal of the first TPS54561-Q1 device to the EN pin on the second TPS54561-Q1 device enables the second power supply once the primary supply reaches regulation. If needed, a 1-nF ceramic capacitor on the EN pin of the second power supply provides a 1-ms start-up delay. Figure 30 shows the results of Figure 29.





Figure 29. Schematic for Sequential Start-Up Sequence

Figure 30. Sequential Start-Up Using EN and PWRGD







24. Calcaration for Dations at a Charle

Figure 31. Schematic for Ratiometric Start-Up Sequence

Figure 32. Ratiometric Start-Up Using Coupled SS/TR Pins

Figure 31 shows a method for a ratiometric start-up sequence by connecting the SS/TR pins together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start capacitor by using Equation 5, double the pullup current source  $(I_{(SS)})$ . Figure 32 shows the results of Figure 31.



Figure 33. Schematic for Ratiometric and Simultaneous Start-Up Sequence

One can implement ratiometric and simultaneous power-supply sequencing by connecting the resistor network of R1 and R2 shown in Figure 33 to the output of a power supply that must be tracked, or to another voltage reference source. Using Equation 7 and Equation 8, one can calculate values for the tracking resistors to initiate  $V_{O(2)}$  slightly before, after, or at the same time as  $V_{O(1)}$ . Equation 6 is the voltage difference between  $V_{O(1)}$  and  $V_{O(2)}$  at 95% of nominal output regulation.



The  $\Delta V$  variable is zero volts for simultaneous sequencing. To minimize the effect of the inherent SS/TR-to-FB offset ( $V_{(SSoffset)}$ ) in the soft-start circuit and the offset created by the pullup current source ( $I_{(SS)}$ ) and tracking resistors, the equations include  $V_{(SSoffset)}$  and  $I_{(SS)}$  as variables.

To design a ratiometric start-up in which the  $V_{O(2)}$  voltage is slightly greater than the  $V_{O(1)}$  voltage when  $V_{O(2)}$  reaches regulation, use a negative number in Equation 6 through Equation 8 for  $\Delta V$ . Equation 6 results in a positive number for applications in which  $V_{O(2)}$  is slightly lower than  $V_{O(1)}$  when  $V_{O(2)}$  reaches its regulation.

Because of the requirement for pulling the SS/TR pin below 54 mV before starting after an EN, UVLO, or thermal shutdown fault, careful selection of the tracking resistors ensures that the device restarts after a fault. Make sure the calculated R1 value from Equation 7 is greater than the value calculated in Equation 9 to ensure the device can recover from a fault.

As the SS/TR voltage becomes more than 85% of the nominal reference voltage,  $V_{(SSoffset)}$  becomes larger as the soft-start circuits gradually hand off the regulation reference to the internal voltage reference. The SS/TR pin voltage must be greater than 1.5 V for a complete handoff to the internal voltage reference as shown in Figure 23.

$$\Delta V = V_{O(1)} - V_{O(2)} \tag{6}$$

at 95% of nominal output regulation.

$$R1 = V_{O(1)} - \frac{V_{O(2)} + \Delta V}{V_{ref}} \times \frac{V_{(SSoffset)}}{I_{(SS)}}$$
(7)

$$R2 = \frac{V_{ref} \times R1}{V_{O(2)} + \Delta V - V_{ref}}$$
(8)

$$R1 > 2800 \times V_{O(1)} - 180 \times \Delta V$$
 (9)







#### 7.3.10 Constant Switching Frequency and Timing Resistor (RT/CLK Pin)

The switching frequency of the TPS54561-Q1 device is adjustable over a wide range, from 100 kHz to 2500 kHz, by placing a resistor between the RT/CLK pin and GND pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor to ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 10 or Equation 11 or the curves in Figure 6 and Figure 7. To reduce the solution size, one would typically set the switching frequency as high as possible, but consider tradeoffs of the conversion efficiency, maximum input voltage, and minimum controllable on-time. The minimum controllable on-time is typically 100 ns, which limits the maximum operating frequency in applications with high input-to-output step-down ratios. The frequency foldback circuit also limits the maximum switching frequency. The next section talks about the maximum switching frequency in detail.

$$R_{T} (k\Omega) = \frac{101756}{f \text{sw } (k\text{Hz})^{1.008}}$$
(10)

$$f_{SW} (kHz) = \frac{92417}{RT (k\Omega)^{0.991}}$$
(11)

#### 7.3.11 Accurate Current-Limit Operation and Maximum Switching Frequency

The TPS54561-Q1 device implements peak-current-mode control, in which the COMP pin voltage controls the peak current of the high-side MOSFET. A signal proportional to the high-side switch current and the COMP pin voltage are compared each cycle. When the peak switch current intersects the COMP control voltage, the high-side switch turns off. During overcurrent conditions that pull the output voltage low, the error amplifier increases switch current by driving the COMP pin high. The device clamps the error-amplifier output internally at a level which sets the switch-current limit. The TPS54561-Q1 device provides an accurate current-limit threshold with a typical current-limit delay of 60 ns. With smaller inductor values, the delay results in a higher peak inductor current. Figure 37 shows the relationship between the inductor value and the peak inductor current.

## TEXAS INSTRUMENTS

#### **Feature Description (continued)**



Figure 37. Current Limit Delay

To protect the converter in overload conditions at higher switching frequencies and input voltages, the TPS54561-Q1 device implements frequency foldback. The divisor of the oscillator frequency changes from 1 to 2, 4, and 8 as the FB pin voltage falls from 0.8 V to 0 V. The TPS54561-Q1 device uses digital frequency foldback to enable synchronization to an external clock during normal start-up and fault conditions. During short-circuit events, the inductor current may exceed the peak current limit because of the high input voltage and the minimum controllable on-time. When the shorted load forces the output voltage low, the inductor current decreases slowly during the switch off-time. The frequency foldback effectively increases the off-time by increasing the period of the switching cycle, providing more time for the inductor current to ramp down.

With a maximum frequency foldback ratio of 8, there is a maximum frequency at which frequency foldback protection can still control the inductor current. Equation 12 calculates the maximum switching frequency at which the inductor current remains under control with  $V_O$  forced to  $V_{O(SC)}$ . The selected operating frequency should not exceed the calculated value.

Equation 13 calculates the maximum switching frequency limitation set by the minimum controllable on-time and the input-to-output step-down ratio. Setting the switching frequency above this value causes the regulator to skip switching pulses to achieve the low duty cycle required to regulate the output at maximum input voltage.

$$f_{(SW\_shift)} = \frac{f_{(DIV)}}{t_{(ON)}} \times \left( \frac{I_{(CL)} \times R_{(dc)} + V_{O(SC)} + V_{(d)}}{V_{I} - I_{(CL)} \times r_{DS(on)} + V_{(d)}} \right)$$
(12)

$$f_{(SW\_skip)} max = \frac{1}{t_{(ON)}} \times \left( \frac{I_O \times R_{(dc)} + V_O + V_{(d)}}{V_I - I_O \times r_{DS(on)} + V_{(d)}} \right)$$
(13)

#### where

- f<sub>(DIV)</sub> is the frequency divisor, which equals (1, 2, 4, or 8)
- t<sub>(ON)</sub> is the minimum controllable on-time
- I<sub>(CL)</sub> is the switch current limit
- R<sub>(dc)</sub> is the inductor resistance
- V<sub>O(SC)</sub> is the output voltage during output short
- V<sub>(d)</sub> is the forward voltage drop of the catch diode
- V<sub>I</sub> is the maximum input voltage
- r<sub>DS(on)</sub> is the high-side MOSFET on-resistance



- I<sub>O</sub> is the output current
- V<sub>O</sub> is the output voltage

#### 7.3.12 Synchronization to RT/CLK Pin

The RT/CLK pin can receive a frequency synchronization signal from an external system clock. To implement this synchronization feature, connect a square wave to the RT/CLK pin through either circuit network shown in Figure 38. The square wave applied to the RT/CLK pin must switch lower than 0.5 V, and higher than 2 V, and have a pulse duration greater than 15 ns. The synchronization frequency range is 160 kHz to 2300 kHz. The rising edge of SW synchronizes to the falling edge of the RT/CLK pin signal. The design of the external synchronization circuit should be such that the default frequency-set resistor connects from the RT/CLK pin to GND pin when the synchronization signal is off. When using a low-impedance signal source, the connection of the frequency-set resistor is in parallel with an ac-coupling capacitor to a termination resistor (for example, 300  $\Omega$ ) as shown in Figure 38. The two resistors in series provide the default frequency-setting resistance when the signal source turns off. The sum of the resistance should set the switching frequency close to the external CLK frequency. TI recommends ac-coupling the synchronization signal through a 10-pF ceramic capacitor to the RT/CLK pin.

The first time the input pulls the RT/CLK pin above the PLL high threshold, which has a 2-V maximum value, the TPS54561-Q1 switches from the RT resistor free-running frequency mode to the PLL synchronized mode. Removal of the internal 0.5-V voltage source results, and the RT/CLK pin becomes high-impedance as the PLL starts to lock onto the external signal. The switching frequency can be higher or lower than the frequency set with the RT/CLK resistor. The device transitions from the resistor-programmed mode to the PLL mode and locks onto the external clock frequency within 78 µs. During the transition from the PLL mode to the resistor-programmed mode, the switching frequency falls to 150 kHz and then increases or decreases to the resistor-programmed frequency on re-application of the 0.5-V bias voltage to the RT/CLK resistor.

The switching frequency divisor goes from 8 to 4, 2, and 1 as the FB pin voltage ramps from 0 V to 0.8 V. The device implements a digital-frequency foldback to enable synchronization to an external clock during normal start-up and fault conditions. Figure 39, Figure 40, and Figure 41 show the device synchronized to an external system clock in continuous-conduction mode (CCM), discontinuous-conduction (DCM) and pulse-skipping mode.



Figure 38. Synchronizing to a System Clock





#### 7.3.13 Power Good (PWRGD Pin)

The PWRGD pin is an open-drain output. When the FB pin is between 93% and 106% of the internal voltage reference, TPS54561-Q1 device de-asserts the PWRGD pin and this pin floats. TI recommends a pullup resistor of 1 k $\Omega$  to a voltage source that is 5.5 V or less. A higher pullup resistance reduces the amount of current drawn from the pullup voltage source when the PWRGD pin is low. A lower pullup resistance reduces the switching noise seen on the PWRGD signal. PWRGD is in a defined state once the V<sub>DD</sub> pin voltage is greater than 2 V, but with reduced current sinking capability. PWRGD achieves full current-sinking capability as the V<sub>DD</sub> pin voltage approaches 3 V.

TPS54561-Q1 device pulls the PWRGD pin low when the FB pin voltage is lower than 90% or greater than 108% of the nominal internal reference voltage. Also, the TPS54561-Q1 device pulls the PWRGD pin low after an EN, UVLO, or thermal shutdown fault.



#### 7.3.14 Overvoltage Protection

The TPS54561-Q1 incorporates an output overvoltage-protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance. For example, on an overload event of the power-supply output, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier increases to a maximum voltage corresponding to the peak current-limit threshold. On removal of the overload condition, the regulator output rises and the error amplifier output transitions to the normal operating level. In some applications, the power-supply output voltage can increase faster than the response of the error amplifier output, resulting in an output overshoot.

The OVP feature minimizes output overshoot when using a low-value output capacitor by comparing the FB pin voltage to the rising OVP threshold, which is nominally 108% of the internal voltage reference. If the FB pin voltage is greater than the rising OVP threshold, immediately disabling the high-side MOSFET minimizes output overshoot. When the FB voltage drops below the falling OVP threshold, which is nominally 106% of the internal voltage reference, the high-side MOSFET resumes normal operation.

#### 7.3.15 Thermal Shutdown

The TPS54561-Q1 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 176°C. The high-side MOSFET stops switching when the junction temperature exceeds the thermal trip threshold. Once the silicon temperature falls below 164°C, the device reinitiates the power-up sequence controlled by the SS/TR pin.

#### 7.3.16 Small-Signal Model for Loop Response

Figure 42 shows a simplified model for the TPS54561-Q1 control loop, with which the designer can simulate to check the frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a  $g_{m(ea)}$  of 350  $\mu$ S. A user can model the error amplifier using an ideal voltage controlled current source. The resistor,  $R_{(OEA)}$ , and capacitor,  $C_{(OEA)}$ , model the open-loop gain and frequency response of the amplifier. The 1-mV ac voltage source between nodes a and b effectively breaks the control loop for the frequency-response measurements. Plotting c/b provides the small-signal response of the frequency compensation. Plotting a/b provides the small-signal response of the overall loop. To evaluate the dynamic loop response, replace the load resistor,  $R_{(L)}$ , with a current source that has the appropriate load-step amplitude and step rate in a time-domain analysis. This equivalent model is only valid for continuous-conduction-mode (CCM) operation.



Figure 42. Small-Signal Model for Loop Response



#### 7.3.17 Simplified Small-Signal Model for Peak-Current-Mode Control

Figure 43 describes a simple small-signal model for use in design of the frequency compensation. A voltage-controlled current source (duty-cycle modulator) supplying current to the output capacitor and load resistor can approximate the TPS54561-Q1 power stage. Equation 14 shows the control-to-output transfer function, which consists of a dc gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 42) is the power stage transconductance,  $g_{m(ps)}$ . The  $g_{m(ps)}$  for the TPS54561-Q1 device is 17 S. The low-frequency gain of the power stage is the product of the transconductance and the load resistance as shown in Equation 15.

As the load current increases or decreases, the low-frequency gain decreases or increases, respectively. This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current (see Equation 16). The dashed line in the right half of Figure 43 highlights the combined effect. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same with varying load conditions. The type of output capacitor chosen determines whether the ESR zero has a profound effect on the frequency compensation design. Using high-ESR aluminum electrolytic capacitors may reduce the number of frequency compensation components needed to stabilize the overall loop, because the phase margin increases by the ESR zero of the output capacitor (see Equation 17).



Figure 43. Simplified Small-Signal Model and Frequency Response for Peak-Current-Mode Control



$$\frac{V_{O}}{V_{(C)}} = A_{(dc)} \times \frac{\left(1 + \frac{s}{2\pi \times f_{(Z)}}\right)}{\left(1 + \frac{s}{2\pi \times f_{(P)}}\right)}$$
(14)

$$A_{(dc)} = g_{m(ps)} \times R_{(L)}$$
(15)

$$f_{(P)} = \frac{1}{C_{(O)} \times R_{(L)} \times 2\pi}$$
 (16)

$$f_{(Z)} = \frac{1}{C_{(O)} \times R_{(ESR)} \times 2\pi}$$
(17)

#### 7.3.18 Small-Signal Model for Frequency Compensation

The TPS54561-Q1 uses a transconductance amplifier for the error amplifier and supports three of the commonly-used frequency-compensation circuits. Figure 44 shows compensation circuits of Type 2A, Type 2B, and Type 1. Implementation of Type 2 circuits is typically in high-bandwidth power-supply designs using low-ESR output capacitors. The Type 1 circuit is good for the power-supply designs using high-ESR aluminum electrolytic or tantalum capacitors. Equation 18 and Equation 19 relate the frequency response of the amplifier to the small-signal model in Figure 44. Modeling of the open-loop gain and bandwidth uses  $R_{(OEA)}$  and  $C_{(OEA)}$ , as shown in Figure 44. See the application section for a design example using a Type 2A network with a low-ESR output capacitor.

This data sheet includes Equation 18 through Equation 27 as a reference. An alternative is to use WEBENCH software tools to create a design based on the power-supply requirements.



Figure 44. Types of Frequency Compensation



Figure 45. Frequency Response of the Type 2A and Type 2B Frequency Compensation

$$R_{(OEA)} = \frac{A_{(OL)}}{g_{m(ea)}}$$
(18)

$$C_{(OEA)} = \frac{g_{m(ea)}}{2\pi \times BW (Hz)}$$
(19)

$$\frac{V_{(c)}}{V_{(b)}} = A0 \times \frac{\left(1 + \frac{s}{2\pi \times f_{(Z1)}}\right)}{\left(1 + \frac{s}{2\pi \times f_{(P1)}}\right) \times \left(1 + \frac{s}{2\pi \times f_{(P2)}}\right)}$$

$$(20)$$

$$A0 = g_{m(ea)} \times R_{(OEA)} \times \frac{R_{(LS)}}{R_{(HS)} + R_{(LS)}}$$
(21)

$$A1 = g_{m(ea)} \times R_{(OEA)} || R_{(COMP)} \times \frac{R_{(LS)}}{R_{(HS)} + R_{(LS)}}$$
(22)

$$P1 = \frac{1}{2\pi \times R_{(OEA)} \times C_{(ZERO)}}$$
(23)

$$Z1 = \frac{1}{2\pi \times R_{(COMP)} \times C_{(ZERO)}}$$
(24)

$$P2 = \frac{1}{2\pi \times R_{(OEA)} \parallel R_{(COMP)} \times \left(C_{(POLE)} + C_{(OEA)}\right)}$$
 Type 2A (25)

$$P2 = \frac{1}{2\pi \times R_{(OEA)} \parallel R_{(COMP)} \times C_{(OEA)}}$$
 Type 2B (26)

$$P2 = \frac{1}{2\pi \times R_{(OEA)} \parallel R_{(COMP)} \times C_{(OEA)}}$$
 Type 2B (26)
$$P2 = \frac{1}{2\pi \times R_{(OEA)} \times \left(C_{(POLE)} + C_{(OEA)}\right)}$$
 Type 1



#### 7.4 Device Functional Modes

#### 7.4.1 Operation With $V_I = < 4.5 \text{ V (Minimum } V_{DD})$

TI recommends operating the TPS54561-Q1 device with input voltages above 4.5 V. The typical  $V_{DD}$  UVLO threshold is 4.3 V, and the device may operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage, the device does not switch. If an external resistor divider pulls the EN pin up to  $V_{DD}$  or EN pin is floating, when  $V_{DD}$  passes the UVLO threshold the device becomes active. Switching begins, and the soft-start sequence initiates. The TPS54561-Q1 device starts at the soft-start time determined by the external capacitance on the SS/TR pin.

#### 7.4.2 Operation With EN Control

The enable threshold voltage is 1.2 V typical. With EN held below that voltage, the device shuts down and switching stops even if  $V_{DD}$  is above its UVLO threshold. The IC quiescent current decreases in this state. After increasing the EN pin voltage above the threshold while  $V_{DD}$  is above its UVLO threshold, the device becomes active. Switching resumes and the soft-start sequence begins. The TPS54561-Q1 device starts at the soft-start time determined by the external capacitance at the SS/TR pin.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS54561-Q1 device is a 60-V, 5-A, step-down regulator with an integrated high-side MOSFET. This device typically converts a higher dc voltage to a lower dc voltage with a maximum available output current of 5 A. Example applications are: 12-V, 24-V and 48-V industrial, automotive and communication power systems. Use the following design procedure to select component values for the TPS54561-Q1 device. This procedure illustrates the design of a high-frequency switching regulator using ceramic output capacitors. The Excel<sup>TM</sup> spreadsheet (SLVC452) located on the product page can help on all calculations. Alternatively, use the WEBENCH software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

#### 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 46. 5-V Output TPS54561-Q1 Design Example

#### 8.2.1 Design Requirements

This guide illustrates the design of a high-frequency switching regulator using ceramic output capacitors. The designer must know a few parameters in order to start the design process. Determination of these requirements is typically at the system level. This example design uses the following known parameters:



#### **Typical Application (continued)**

| DESIGN PARAMETER                                | EXAMPLE VALUE             |
|-------------------------------------------------|---------------------------|
| Output voltage (V <sub>O</sub> )                | 5 V                       |
| Transient response, 1.25-A to 3.75-A load step  | $\Delta V_O = \pm 4 \%$   |
| Maximum output current (I <sub>O</sub> )        | 5 A                       |
| Input voltage (V <sub>I</sub> )                 | 12 V nominal, 7 V to 60 V |
| Output voltage ripple (V <sub>O(RIPPLE)</sub> ) | 0.5% of V <sub>O</sub>    |
| Start input voltage (rising V <sub>I</sub> )    | 6.5 V                     |
| Stop input voltage (falling V <sub>I</sub> )    | 5 V                       |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPS54561-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering your V<sub>IN</sub>, V<sub>OUT</sub>, and I<sub>OUT</sub> requirements.
- 2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and compare this design with other possible solutions from Texas Instruments.
- 3. The WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real time pricing and component availability.
- 4. In most cases, you will also be able to:
  - Run electrical simulations to see important waveforms and circuit performance
  - Run thermal simulations to understand the thermal performance of your board
  - Export your customized schematic and layout into popular CAD formats
  - Print PDF reports for the design, and share your design with colleagues
- 5. Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Selecting the Switching Frequency

The first step is to choose a switching frequency for the regulator. Typically, the designer uses the highest switching frequency possible because this produces the smallest solution size. High switching frequency allows for lower-value inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. Several factors including the minimum controllable on-time of the internal power switch, the input voltage, the output voltage, and the frequency-foldback protection limit the switching frequency that the designer can select.

Use Equation 12 and Equation 13 to calculate the upper limit of the switching frequency for the regulator. Choose the lower-value result from the two equations. Switching frequencies higher than these values result in pulse-skipping or the lack of overcurrent protection during a short circuit.

The typical minimum controllable on-time,  $t_{(ON)}$ , is 100 ns for the TPS54561-Q1 device. For this example, the output voltage is 5 V and the maximum input voltage is 60 V, which allows for a maximum switch frequency up to 955 kHz to avoid pulse skipping from Equation 28. To ensure overcurrent runaway is not a concern during short circuits, use Equation 29 to determine the maximum switching frequency for frequency foldback protection. With a maximum input voltage of 60 V, assuming a diode voltage of 0.7 V, inductor resistance of 11 m $\Omega$ , switch resistance of 87 m $\Omega$ , a current limit value of 6 A, and short-circuit output voltage of 0.1 V, the maximum switching frequency is 1151 kHz.

For this design, choose a lower switching frequency of 400 kHz to operate comfortably below the calculated maximums. To determine the timing resistance for a given switching frequency, use Equation 10, or the curve in Figure 6, or the curve in Figure 7. Resistor R3 sets the switching frequency shown in Figure 46. For 400-kHz operation, the closest standard value resistor is 243 k $\Omega$ .

$$f_{(SW\_skip)} max = \frac{1}{100 \text{ ns}} \times \left( \frac{5 \text{ A} \times 11 \text{ m}\Omega + 5 \text{ V} + 0.7 \text{ V}}{60 \text{ V} - 5 \text{ A} \times 87 \text{ m}\Omega + 0.7 \text{ V}} \right) = 955 \text{ kHz}$$
(28)



$$f_{(SW\_shift)} = \frac{8}{100 \text{ ns}} \times \left( \frac{6 \text{ A} \times 11 \text{ m}\Omega + 0.1 \text{ V} + 0.7 \text{ V}}{60 \text{ V} - 6 \text{ A} \times 87 \text{ m}\Omega + 0.7 \text{ V}} \right) = 1151 \text{ kHz}$$
(29)

$$R_{T} (k\Omega) = \frac{101756}{400 (kHz)^{1.008}} = 242 k\Omega$$
(30)

#### 8.2.2.3 Output Inductor Selection $(L_{(O)})$

To calculate the minimum value of the output inductor, use Equation 31.

 $k_{(IND)}$  is a ratio that represents the amount of inductor ripple current relative to the maximum output current. The output capacitor filters the inductor ripple current. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor, because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer. However, the designer may use the following guidelines.

For designs using low-ESR output capacitors such as ceramics, a value as high as  $k_{(IND)} = 0.3$  may be desirable. When using higher-ESR output capacitors,  $k_{(IND)} = 0.2$  yields better results. Because the inductor ripple current is part of the current-mode PWM control system, the inductor ripple current should always be greater than 150 mA for stable PWM operation. In a wide-input voltage regulator, choosing a relatively large inductor ripple current is best to provide sufficient ripple current with the input voltage at the minimum.

For this design example,  $k_{(IND)} = 0.3$  and the calculated inductor value is 7.6  $\mu$ H. The nearest standard value is 7.2  $\mu$ H. It is important not to exceed both the rms current and saturation-current ratings of the inductor. Equation 33 and Equation 34 calculate the rms and peak inductor current. For this design, the rms inductor current is 5.021 A and the peak inductor current is 5.817 A. The chosen inductor has an rms current rating of 6 A and a saturation current rating of 7.9 A.

As the equation set demonstrates, lowering ripple currents reduces the output voltage ripple of the regulator but requires a larger value of inductance. Selecting higher ripple currents increases the output-voltage ripple of the regulator but allows for a lower inductance value.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the peak inductor current level calculated previously. In transient conditions, the inductor current can increase up to the switch-current limit of the device. For this reason, the most-conservative design approach is to choose an inductor with a saturation current rating equal to or greater than the switch-current limit of the TPS54561-Q1 device, which is nominally 7.5 A.

$$L_{(O)}min = \left(\frac{V_{I} max - V_{O}}{I_{O} \times K_{(IND)}}\right) \times \left(\frac{V_{O}}{V_{I} max \times f_{(SW)}}\right) = \left(\frac{60 \text{ V} - 5 \text{ V}}{5 \text{ A} \times 0.3}\right) \times \left(\frac{5 \text{ V}}{60 \text{ V} \times 400 \text{ kHz}}\right) = 7.6 \text{ }\mu\text{H}$$
(31)

$$I_{(RIPPLE)} = \frac{V_{O} \times (V_{I} \max - V_{O})}{V_{I} \max \times L_{(O)} \times f_{(SW)}} = \frac{5 \text{ V} \times (60 \text{ V} - 5 \text{ V})}{60 \text{ V} \times 7.2 \text{ } \mu\text{H} \times 400 \text{ kHz}} = 1.591 \text{ A}$$
(32)

$$I_{(L)}RMS = \sqrt{\left(I_{O}\right)^{2} + \frac{1}{12} \times \left(\frac{V_{O} \times \left(V_{I} max - V_{O}\right)}{V_{I} max \times L_{(O)} \times f_{(SW)}}\right)^{2}} = \sqrt{\left(5 \text{ A}\right)^{2} + \frac{1}{12} \times \left(\frac{5 \text{ V} \times \left(60 \text{ V} - 5 \text{ V}\right)}{60 \text{ V} \times 7.2 \text{ } \mu\text{H} \times 400 \text{ kHz}}\right)^{2}} = 5.021 \text{ A}$$
(33)

$$I_{(L)}$$
peak =  $I_O + \frac{I_{(RIPPLE)}}{2} = 5.021 \,A + \frac{1.591 \,A}{2} = 5.817 \,A$  (34)



#### 8.2.2.4 Output Capacitor

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and the regulator response to a large change in load current. It is necessary to select the output capacitance based on the most-stringent of these three criteria.

The desired response to a large change in the load current is the first criterion. The output capacitor must supply the increased load current until the regulator responds to the load step. The regulator does not respond immediately to a large, fast increase in the load current such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop to sense the change in output voltage and adjust the peak switch current in response to the higher load. The output capacitance must be large enough to supply the difference in current for two clock cycles to maintain the output voltage within the specified range. Equation 35 shows the minimum output capacitance necessary, where  $\Delta I_O$  is the change in output current,  $f_{(sw)}$  is the regulator switching frequency, and  $\Delta V_O$  is the allowable change in the output voltage. For this example, the transient load response specification is 4% change in  $V_O$  for a load step from 1.25 A to 3.75 A. Therefore,  $\Delta I_O$  is 3.75 A – 1.25 A = 2.5 A, and  $\Delta V_O$  = 4% × 5 V = 0.2 V. Using these numbers gives a minimum capacitance of 62.5  $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore. Aluminum electrolytic and tantalum capacitors have higher ESR, and load-step calculations must include the ESR term.

Sizing of the output capacitor must be such as to absorb energy stored in the inductor when transitioning from a high to low load current. The catch diode of the regulator cannot sink current, so energy stored in the inductor can produce an output voltage overshoot when the load current rapidly decreases. Figure 51 shows a typical load-step response. The excess energy absorbed in the output capacitor increases the voltage on the capacitor. Sizing of the capacitor must be such as to maintain the desired output voltage during these transient periods. Equation 36 calculates the minimum capacitance required to keep the output voltage overshoot to a desired value, where  $L_{(O)}$  is the value of the inductor,  $I_{OH}$  is the output current under heavy load,  $I_{OL}$  is the output under light load,  $V_P$  is the peak output voltage, and  $V_{(int)}$  is the initial voltage. For this example, the worst-case load step is from 3.75 A to 1.25 A. The output voltage increases during this load transition, and the stated maximum in our specification is 4% of the output voltage. This makes  $V_{(P)} = 1.04 \times 5 \ V = 5.2 \ V$ .  $V_{(int)}$  is the initial capacitor voltage which is the nominal output voltage of 5 V. Using these numbers in Equation 36 yields a minimum capacitance of 44.1  $\mu$ F.

Equation 37 calculates the minimum output capacitance needed to meet the output-voltage ripple specification, where  $f_{(SW)}$  is the switching frequency,  $V_{O(RIPPLE)}$  is the maximum allowable output voltage ripple, and  $I_{O(RIPPLE)}$  is the inductor ripple current. Equation 37 yields 19.9  $\mu$ F.

Equation 38 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 38 indicates the ESR should be less than 15.7 m $\Omega$ .

The most stringent criterion for the output capacitor is  $62.5 \mu F$ , required to maintain the output voltage within regulation tolerance during a load transient.

Capacitance de-ratings for aging, temperature, and dc bias increase this minimum value. For this example, the selection is three 47- $\mu$ F, 10-V ceramic capacitors with 5 m $\Omega$  of ESR. The derated capacitance is 87.4  $\mu$ F, well above the minimum required capacitance of 62.5  $\mu$ F.

Capacitors generally have a maximum ripple-current rating. Filtering a ripple current equal to or below that maximum ripple current does not degrade capacitor reliability. Some capacitor data sheets specify the root-mean-square (rms) value of the maximum ripple current. Use Equation 39 to calculate the rms ripple current that the output capacitor must support. For this example, Equation 39 yields 459 mA.

$$C_{(O)} > \frac{2 \times \Delta I_{O}}{f_{(SW)} \times \Delta V_{O}} = \frac{2 \times 2.5 \text{ A}}{400 \text{ kHz} \times 0.2 \text{ V}} = 62.5 \text{ \muF}$$
(35)

$$C_{(O)} > L_{(O)} \times \frac{\left( \left( l_{OH} \right)^2 - \left( l_{OL} \right)^2 \right)}{\left( \left( V_{(P)} \right)^2 - \left( V_{(int)} \right)^2 \right)} = 7.2 \ \mu H \times \frac{\left( 3.75 \ A^2 - 1.25 \ A^2 \right)}{\left( 5.2 \ V^2 - 5 \ V^2 \right)} = 44.1 \ \mu F$$
(36)



$$C_{(O)} > \frac{1}{8 \times f_{(SW)}} \times \frac{1}{\left(\frac{V_{O(RIPPLE)}}{I_{O(RIPPLE)}}\right)} = \frac{1}{8 \times 400 \text{ kHz}} \times \frac{1}{\left(\frac{25 \text{ mV}}{1.591 \text{ A}}\right)} = 19.9 \text{ }\mu\text{F}$$
(37)

$$R_{(ESR)} < \frac{V_{O(RIPPLE)}}{I_{O(RIPPLE)}} = \frac{25 \text{ mV}}{1.591 \text{ A}} = 15.7 \text{ m}\Omega$$
 (38)

$$I_{(CO)}RMS = \frac{V_{O} \times (V_{I} \min - V_{O})}{\sqrt{12} \times V_{I} \min \times L_{(O)} \times f_{(SW)}} = \frac{5 \text{ V} \times (60 \text{ V} - 5 \text{ V})}{\sqrt{12} \times 60 \text{ V} \times 7.2 \text{ } \mu\text{H} \times 400 \text{ kHz}} = 459 \text{ mA}$$
(39)

#### 8.2.2.5 Catch Diode

The TPS54561-Q1 device requires an external catch diode between the SW pin and GND. The selected diode must have a reverse voltage rating equal to or greater than maximum input voltage. The peak current rating of the diode must be greater than the maximum inductor current. Schottky diodes are typically a good choice for the catch diode because of the low forward voltage of these diodes. The lower the forward voltage of the diode, the higher the efficiency of the regulator.

Typically, diodes with higher voltage and current ratings have higher forward voltages. A diode with a minimum of 60-V reverse voltage is preferable, to allow input voltage transients up to the rated voltage of the TPS54561-Q1 device.

For the example design, select the Schottky diode for its lower forward voltage and good thermal characteristics compared to smaller devices. The typical forward voltage of the diode is 0.52 V at 5 A.

One must select the diode with an appropriate power rating. The diode conducts the output current during the off-time of the internal power switch. The off-time of the internal switch is a function of the maximum input voltage, the output voltage, and the switching frequency. Multiplying the output current during the off-time with the forward voltage of the diode can calculate the instantaneous conduction losses of the diode. At higher switching frequencies, take the ac losses of the diode into account. The ac losses of the diode are because of the charging and discharging of the junction capacitance, and also of reverse-recovery charge. Use Equation 40 to calculate the total power dissipation, including conduction losses and ac losses of the diode.

The selected diode has a junction capacitance of 180 pF. Using Equation 40 with the nominal input voltage of 12 V, the total loss in the diode is 1.65 W.

If the power supply spends a significant amount of time at light load currents or in sleep mode, consider using a diode which has a low leakage current and slightly higher forward voltage drop.

$$P_{(D)} = \frac{\left(V_{I} - V_{O}\right) \times I_{O} \times V_{(d)}}{V_{I}} + \frac{C_{(j)} \times f_{(SW)} \times \left(V_{I} + V_{(d)}\right)^{2}}{2} = \frac{\left(12 \text{ V} - 5 \text{ V}\right) \times 5 \text{ A} \times 0.52 \text{ V}}{12 \text{ V}} + \frac{180 \text{ pF} \times 400 \text{ kHz} \times \left(12 \text{ V} + 0.52 \text{ V}\right)^{2}}{2} = 1.65 \text{ W}$$

$$(40)$$

#### 8.2.2.6 Input Capacitor

The TPS54561-Q1 device requires a high-quality ceramic type X5R or X7R input decoupling capacitor with at least 3  $\mu$ F of effective capacitance. Some applications benefit from additional bulk capacitance. The effective capacitance includes any loss of capacitance because of dc bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple-current rating greater than the maximum input current ripple of the TPS54561-Q1 device. Use Equation 41 to calculate the input ripple current.

The value of a ceramic capacitor varies significantly with temperature and the dc bias applied to the capacitor. Selecting a dielectric material that is more stable over temperature can minimize the capacitance variations because of temperature. The usual selection for capacitors in a switching regulator is X5R or X7R ceramic dielectric, because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The input capacitor selection must also consider the dc bias. The effective value of a capacitor decreases as the dc bias across a capacitor increases.



This example design requires a ceramic capacitor with at least a 60-V voltage rating to support the maximum input voltage. Common standard ceramic capacitor voltage ratings include 4 V, 6.3 V, 10 V, 16 V, 25 V, 50 V or 100 V. For this example, use four 2.2-µF, 100-V capacitors in parallel.

The input capacitance value determines the input ripple voltage of the regulator. Use Equation 42 to calculate the input voltage ripple. Using the design example values,  $I_O = 5$  A,  $C_{(I)} = 8.8$   $\mu$ F,  $f_{(sw)} = 400$  kHz, yields an input voltage ripple of 355 mV and an rms input ripple current of 2.26 A.

$$I_{(CI)}RMS = I_O \times \sqrt{\frac{V_O}{V_I min} \times \left(\frac{V_I min - V_O}{V_I min}\right)} = 5 \text{ A} \times \sqrt{\frac{5 \text{ V}}{7 \text{ V}} \times \left(\frac{7 \text{ V} - 5 \text{ V}}{7 \text{ V}}\right)} = 2.26 \text{ A}$$

$$(41)$$

$$\Delta V_{I} = \frac{I_{O} \times 0.25}{C_{(I)} \times f_{(SW)}} = \frac{5 \text{ A} \times 0.25}{8.8 \text{ } \mu\text{F} \times 400 \text{ kHz}} = 355 \text{ mV}$$
(42)

#### 8.2.2.7 Soft-Start Capacitor

The soft-start capacitor determines the minimum amount of time for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. Adjustable soft-start is also useful if the output capacitance is large and would require large amounts of current to charge the capacitor quickly to the output-voltage level. The large currents necessary to charge the output capacitor may make the TPS54561-Q1 device reach the current limit, or the excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output-voltage slew rate solves both of these problems.

The soft-start time must be long enough to allow the regulator to charge the output capacitor up to the output voltage without drawing excessive current. Use Equation 43 to find the minimum soft-start time,  $t_{(SS)}$ , necessary to charge the output capacitor,  $C_{(O)}$ , from 10% to 90% of the output voltage,  $V_O$ , with an typical soft-start current of  $I_{(SS)}$ . In the example, to charge the effective output capacitance of 87.4  $\mu$ F up to 5 V with an average current of 1 A requires a 0.3-ms soft-start time.

After selecting the soft-start time, calculate the soft-start capacitor value by using Equation 5. For the example circuit, the soft-start time is not too critical, because the output capacitor value is  $3 \times 47 \,\mu\text{F}$ , which does not require much current to charge to 5 V. The example circuit has the soft-start time set to an arbitrary value of 3.5 ms, which requires a 9.3-nF soft-start capacitor, as calculated by Equation 44. For this design, use the next-larger standard value of 10 nF.

$$t_{(SS)} > \frac{C_{(O)} \times V_O \times 0.8}{I_{(SS)}}$$
(43)

C13 = 
$$\frac{t_{(SS)} \text{ (ms)} \times I_{(SS)} \text{ (}\mu\text{A}\text{)}}{V_{\text{ref}} \text{ (}V\text{)} \times 0.8} = \frac{3.5 \text{ ms} \times 1.7 \text{ }\mu\text{A}}{0.8 \text{ V} \times 0.8} = 9.3 \text{ nF}$$
 (44)

#### 8.2.2.8 Bootstrap Capacitor Selection

The TPS54561-Q1 device requires a 0.1-µF ceramic capacitor connected between the BOOT and SW pins for proper operation. The recommendation is a ceramic capacitor with X5R or better grade dielectric. The capacitor should have a 10-V or higher voltage rating.



#### 8.2.2.9 Undervoltage Lockout Set Point

Using an external voltage divider on the EN pin of the TPS54561-Q1 device can adjust the undervoltage lockout (UVLO). The UVLO has two thresholds, one for power up when the input voltage is rising and the other for power down when the input voltage is falling. For the example design, the TPS54561-Q1 device should turn on and start switching once the input voltage increases above 6.5 V (UVLO start). After the regulator starts switching, it should continue to do so until the input voltage falls below 5 V (UVLO stop).

A resistor divider consisting of  $R_{(UVLO1)}$  and  $R_{(UVLO2)}$  between  $V_I$  and ground, and connected to the EN pin, can set programmable UVLO threshold voltage. Equation 3 and Equation 4 calculate the resistance values necessary. For the example application, a 442-k $\Omega$  resistor between  $V_I$  and EN (R1) and a 90.9-k $\Omega$  resistor between EN and ground (R2) are required to produce the 6.5-V start and 5-V stop voltages.

R1 = 
$$\frac{V_{(START)} - V_{(STOP)}}{I_{(HYS)}} = \frac{6.5 \text{ V} - 5 \text{ V}}{3.4 \text{ }\mu\text{A}} = 441.18 \text{ k}\Omega$$
 (45)

$$R2 = \frac{V_{(EN)th}}{\frac{V_{(START)} - V_{(EN)th}}{R_{(UVLO1)}} + I_{(1)}} = \frac{1.2 \text{ V}}{\frac{6.5 \text{ V} - 1.2 \text{ V}}{442 \text{ k}\Omega} + 1.2 \text{ }\mu\text{A}}} = 90.97 \text{ k}\Omega$$
(45)

#### 8.2.2.10 Output Voltage and Feedback Resistor Selection

The voltage divider of R5 and R6 sets the output voltage. For the example design, select 10.2 k $\Omega$  for R6. Use Equation 2 to calculate R5 as 53.55 k $\Omega$ . The nearest standard 1% resistor is 53.6 k $\Omega$ . Because of the input current of the FB pin, the current flowing through the feedback network should be greater than 1  $\mu$ A to maintain the output voltage accuracy. A value for R6 of less than 800 k $\Omega$  satisfies this requirement. Choosing higher resistor values decreases quiescent current and improves efficiency at low output currents but may also introduce noise immunity problems.

$$R5 = R6 \times \left(\frac{V_{O} - 0.8 \text{ V}}{0.8 \text{ V}}\right) = 10.2 \text{ k}\Omega \times \left(\frac{5 \text{ V} - 0.8 \text{ V}}{0.8 \text{ V}}\right) = 53.55 \text{ k}\Omega$$
(47)

#### 8.2.2.11 Compensation

There are several methods to design compensation for dc-dc regulators. The method presented here is easy to calculate and ignores the effects of the slope compensation that is internal to the device. Ignoring the slope compensation causes the actual crossover frequency to be lower than the crossover frequency used in the calculations. This method assumes the crossover frequency is between the modulator pole and the ESR zero and the ESR zero is at least 10 times greater the modulator pole.

To get started, calculate the modulator pole,  $f_{(P,mod)}$ , and the ESR zero,  $f_{(Z,mod)}$  using Equation 48 and Equation 49. For output capacitance  $C_{(O)}$ , use a derated value of 87.4  $\mu$ F. Use equations Equation 50 and Equation 51 to estimate a starting point for the crossover frequency,  $f_{(CO)}$ . For the example design,  $f_{(P,mod)}$  is 1821 Hz and  $f_{(Z,mod)}$  is 1090 kHz. Equation 50 is the geometric mean of the modulator pole and the ESR zero, and Equation 51 is the geometric mean of modulator pole and half of the switching frequency. Equation 50 yields 44.6 kHz and Equation 51 gives 19.1 kHz. Use the geometric mean value of Equation 50 and Equation 51 for an initial crossover frequency which is 29.2 kHz. For this example, the target crossover frequency is 30 kHz for an improved transient response.

Next, calculate the compensation components. Use of a resistor in series with a capacitor creates a compensating zero. A capacitor in parallel with these two components forms the compensating pole.

$$f_{(P,mod)} = \frac{I_{O} \max}{2\pi \times V_{O} \times C_{(O)}} = \frac{5 \text{ A}}{2\pi \times 5 \text{ V} \times 87.4 \text{ } \mu\text{F}} = 1821 \text{ Hz}$$
(48)

$$f_{(Z,\text{mod})} = \frac{1}{2\pi \times R_{(ESR)} \times C_{(O)}} = \frac{1}{2\pi \times 1.67 \text{ m}\Omega \times 87.4 \text{ }\mu\text{F}} = 1090 \text{ kHz}$$
(49)

$$f_{(CO1)} = \sqrt{f_{(P,mod)} \times f_{(Z,mod)}} = \sqrt{1821 \, Hz \times 1090 \, kHz} = 44.6 \, kHz \tag{50}$$

$$f_{(CO2)} = \sqrt{f_{(P,mod)} \times \frac{f_{(SW)}}{2}} = \sqrt{1821 \text{Hz} \times \frac{400 \text{ kHz}}{2}} = 19.1 \text{ kHz}$$
(51)



To determine the compensation resistor, R4, use Equation 52. Assume the power stage transconductance,  $g_{m(ps)}$ , is 17 S. The output voltage  $V_O$ , reference voltage  $V_{ref}$ , and amplifier transconductance  $g_{m(ea)}$ , are 5 V, 0.8 V and 350  $\mu$ S, respectively. Calculated the value for R4 as 16.84 k $\Omega$ , and then select a standard value of 16.9 kΩ. Use Equation 53 to set the compensation zero to the modulator pole frequency. Equation 53 yields 5172 pF for compensating capacitor C5. The selection for this design is 4700 pF.

$$R4 = \left(\frac{2\pi \times f_{(CO)} \times C_{(O)}}{g_{m(ps)}}\right) \times \left(\frac{V_{O}}{V_{ref} \times g_{m(ea)}}\right) = \left(\frac{2\pi \times 29.2 \text{ kHz} \times 87.4 \text{ }\mu\text{F}}{17 \text{ S}}\right) \times \left(\frac{5 \text{ V}}{0.8 \text{ V} \times 350 \text{ }\mu\text{S}}\right) = 16.84 \text{ k}\Omega$$

$$C5 = \frac{1}{2\pi \times R4 \times f_{(P,mod)}} = \frac{1}{2\pi \times 16.9 \text{ k}\Omega \times 1821 \text{ Hz}} = 5172 \text{ pF}$$
(53)

$$C5 = \frac{1}{2\pi \times R4 \times f_{(P, mod)}} = \frac{1}{2\pi \times 16.9 \text{ k}\Omega \times 1821 \text{ Hz}} = 5172 \text{ pF}$$
(53)

If desired, implement a compensation pole by adding capacitor C8 in parallel with the series combination of R4 and C5. Use the larger value calculated from Equation 54 and Equation 55 for C8 to set the compensation pole. The selected value of C8 is 47 pF for this example design.

$$C8 = \frac{C_{(O)} \times R_{(ESR)}}{R4} = \frac{87.4 \ \mu\text{F} \times 1.67 \ \text{m}\Omega}{16.9 \ \text{k}\Omega} = 8.64 \ \text{pF}$$

$$C8 = \frac{1}{\pi \times R4 \times f_{(SW)}} = \frac{1}{\pi \times 16.9 \ \text{k}\Omega \times 400 \ \text{kHz}} = 47.1 \ \text{pF}$$
(54)

$$C8 = \frac{1}{\pi \times R4 \times f_{(SW)}} = \frac{1}{\pi \times 16.9 \text{ k}\Omega \times 400 \text{ kHz}} = 47.1 \text{ pF}$$
(55)

#### 8.2.2.12 Discontinuous Conduction Mode and Eco-mode Boundary

With an input voltage of 12 V, the example design enters discontinuous-conduction mode when the output current is less than 408 mA. The power supply enters Eco-mode when the output current is lower than 25.3 mA. The input current draw is 257 µA with no load.



#### 8.2.2.13 Power Dissipation Estimate

The following formulas show how to estimate the TPS54561-Q1 device power dissipation under continuous conduction mode (CCM) operation. These equations are not suitable if the device operates in discontinuous conduction mode (DCM).

The power dissipation of the IC includes conduction loss ( $P_{(COND)}$ ), switching loss ( $P_{(SW)}$ ), gate drive loss ( $P_{(G)}$ ) and supply current loss ( $P_{(Q)}$ ). Example calculations are shown with the 12-V nominal input voltage of the example design.

#### 1. Conduction loss

$$P_{(COND)} = (I_O)^2 \times r_{DS(on)} \times \left(\frac{V_O}{V_I}\right) = 5 A^2 \times 87 m\Omega \times \left(\frac{5 V}{12 V}\right) = 0.906 W$$

where

- I<sub>O</sub> is the output current (A)
- $r_{DS(on)}$  is the on-resistance of the high-side MOSFET ( $\Omega$ )
- V<sub>O</sub> is the output voltage (V)

2. Switching loss

$$P_{(SW)} = V_1 \times f_{(SW)} \times I_0 \times t_r = 12 \text{ V} \times 400 \text{ kHz} \times 5 \text{ A} \times 4.9 \text{ ns} = 0.118 \text{ W}$$

where

- f<sub>(SW)</sub> is the switching frequency (Hz)
- $t_r$  is the SW pin voltage rise time, estimated by  $t_r = V_{DD}(V) \times 0.16 (ns/V) + 3 (ns)$  (57)
- Gate drive loss

$$P_{(G)} = V_1 \times Q_q \times f_{(SW)} = 12 \text{ V} \times 3 \text{ nC} \times 400 \text{ kHz} = 0.014 \text{ W}$$

where

4. Quiescent current loss

$$P_{(Q)} = V_1 \times I_Q = 12 \text{ V} \times 152 \text{ } \mu\text{A} = 0.0018 \text{ W}$$

where

Therefore,

$$P_{(tot)} = P_{(COND)} + P_{(SW)} + P_{(G)} + P_{(Q)} = 0.906 \text{ W} + 0.118 \text{ W} + 0.014 \text{ W} + 0.0018 \text{ W} = 1.040 \text{ W}$$
(60)

For given  $T_A$ ,

$$T_J = T_A + R_{\theta JA} \times P_{(tot)}$$

where

- T<sub>J</sub> is the junction temperature (°C)
- T<sub>A</sub> is the ambient temperature (°C)
- R<sub>θJA</sub> is the thermal resistance of the package (°C/W)
- P<sub>(tot)</sub> is the total device power dissipation (W) (61)

For given T<sub>1</sub>max = 150°C

$$T_A \max = T_J \max - R_{\theta JA} \times P_{(tot)}$$

where

- T<sub>△</sub>max is maximum ambient temperature (°C)
- T<sub>.I</sub>max is maximum junction temperature (°C) (62)

Additional power losses occur in the regulator circuit because of the inductor ac and dc losses, the catch diode and PCB trace resistance. All of these losses impact the overall efficiency of the regulator.



### 8.2.3 Safe Operating Area

Figure 47 through Figure 50 show the safe operating area (SOA) of the device for 3.3-V, 5-V, and 12-V outputs and varying amounts of forced air flow applications. The temperature derating curves represent the conditions at which the TPS54561-Q1 device, PCB and the output Inductor are at or below the manufacturer's maximum operating temperatures. Figure 47, through Figure 50 doesn't consider the impact from the catch diode thermal performance. For higher reliability, TI uses 125 °C as the temperature limit for TPS54561-Q1 device on Figure 47, through Figure 50. Derating limits apply to devices soldered directly to a double-sided PCB with 2 oz. copper, similar to the board on TPS54561EVM-555 evaluation module.

Pay careful attention to the other components chosen for the design, especially the catch diode. In most applications, the catch diode limits the thermal performance. When operating at high duty cycles or at a higher switching frequency, the thermal performance of the TPS54561-Q1 device can become the limiting factor.





### 8.2.4 Application Curves

Acquisition of measurements uses a 12-V input, 5-V output, and 5-A load unless otherwise noted.















# 8.2.5 Inverting Power Supply

One use of the TPS54561-Q1 is to convert a positive input voltage to a negative output voltage. Ideal applications are amplifiers requiring a negative power supply. For a more-detailed example, see *Create an Inverting Power Supply From a Step-Down Regulator*, application report SLVA317.



Figure 70. TPS54561-Q1 Inverting Power Supply Based on Application Report SLVA317



#### 8.2.6 Split-Rail Power Supply

Another use of the TPS54561-Q1 device is to convert a positive input voltage to a split-rail positive- and negative-output voltage by using a coupled inductor. Ideal applications are amplifiers requiring a split-rail positive- and negative-voltage power supply. For a more-detailed example, see *Creating a Split-Rail Power Supply With a Wide Input Voltage Buck Regulator*, application report SLVA369.



Figure 71. TPS54561-Q1 Split-Rail Power Supply Based on Application Report SLVA369

# 9 Power Supply Recommendations

The design of the device is for operation from an input voltage supply range between 4.5 V and 60 V. Good regulation of this input supply is essential. If the input supply is more distant than a few inches from the TPS54561-Q1 converter, the circuit may require additional bulk capacitance besides the ceramic bypass capacitors. An electrolytic capacitor with a value of 100  $\mu$ F is a typical choice.



# 10 Layout

## 10.1 Layout Guidelines

Layout is a critical portion of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade performance. See Figure 72 for a PCB layout example.

- To reduce parasitic effects, bypass the V<sub>DD</sub> pin to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric.
- Take care to minimize the loop area formed by the bypass capacitor connections, the V<sub>DD</sub> pin, and the anode
  of the catch diode. Route the SW pin to the cathode of the catch diode and to the output inductor. Because
  the SW connection is the switching node, locate the catch diode and output inductor close to the SW pins,
  and minimize the area of the PCB conductor to prevent excessive capacitive coupling.
- Tie the GND pin directly to the copper pad under the IC for the exposed thermal pad. Connect this copper pad to internal PCB ground planes using multiple vias directly under the IC.
- For operation at full-rated load, the top-side ground area must provide adequate heat dissipating area.
- The RT/CLK pin is sensitive to noise, so locate the RT resistor as close as possible to the IC and route conductors with minimal lengths of trace.
- Figure 72 shows the approximate placement for the additional external components.
- It may be possible to obtain acceptable performance with alternate PCB layouts. However, this layout, meant as a guideline, demonstrably produces good results.

Boxing in the components in the design of Figure 46, the estimated printed-circuit board area is 1.025 in<sup>2</sup> (661 mm<sup>2</sup>). This area does not include test points or connectors. To further reduce the area, use a two-sided assembly and replace the 0603-sized passives with a smaller-sized equivalent.

# 10.2 Layout Example



Figure 72. PCB Layout Example



# 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 开发支持

有关 TPS54560、TPS54561 和 TPS54561-Q1 系列 Excel 设计工具的信息,请参见 SLVC452。

#### 11.2 文档支持

#### 11.2.1 相关文档

相关文档如下:

- 《使用降压稳压器创建反向电源》, SLVA317
- 《使用宽范围输入电压降压稳压器创建分离轨电源》,SLVA369
- 《针对 TPS54561 降压转换器的评估模块》, SLVU993
- 《利用 TPS54240 和 TPS2511 制作供 USB 设备使用的通用车载充电器》, SLVA464

### 11.2.2 使用 WEBENCH® 工具定制设计方案

请单击此处,借助 WEBENCH®Power Designer 并使用 TPS54561-Q1 器件定制设计方案

- 1. 首先输入您的 V<sub>IN</sub>、V<sub>OUT</sub> 和 I<sub>OUT</sub> 要求。
- 2. 使用优化器拨盘可优化效率、封装和成本等关键设计参数并将您的设计与德州仪器 (TI) 的其他可行解决方案进行比较。
- 3. WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。
- 4. 在多数情况下, 您还可以:
  - 运行电气仿真,观察重要波形以及电路性能
  - 运行热性能仿真,了解电路板热性能
  - 将定制原理图和布局方案导出至常用 CAD 格式
  - 打印设计方案的 PDF 报告并与同事共享
- 5. 有关 WEBENCH 工具的详细信息,请访问 www.ti.com/WEBENCH。

## 11.3 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 11.4 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 商标

Eco-mode, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. Excel is a trademark of Microsoft Corporation.



# 11.6 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。本数据随时可能发生变更并且不对本文档进行修订,恕不另行通知。要获得这份数据表的浏览器版本,请查阅左侧导航栏。



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS54561QDPRRQ1  | ACTIVE     | WSON         | DPR                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>54561Q           | Samples |
| TPS54561QDPRTQ1  | ACTIVE     | WSON         | DPR                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>54561Q           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54561QDPRRQ1 | WSON            | DPR                | 10 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS54561QDPRTQ1 | WSON            | DPR                | 10 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 20-Apr-2023



# \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54561QDPRRQ1 | WSON         | DPR             | 10   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS54561QDPRTQ1 | WSON         | DPR             | 10   | 250  | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司