TPS62745, TPS627451 ZHCSE11A -JUNE 2015-REVISED JUNE 2015 # TPS62745 面向低功耗无线应用的双节超低 lo 降压转换器 ## 1 特性 - 3.3V 至 10V 的输入电压 (V<sub>IN</sub>) 范围 - 400nA 静态电流典型值 - 负载电流 >15uA 时的效率高达 90% - 输出电流高达 300mA - 射频 (RF) 友好型 DCS-Control™ - 低输出纹波电压 - 16 种可选输出电压: - 1.8V 至 3.3V (TPS62745) - 1.3V 至 2.8V (TPS627451) - 集成输入电压开关 - VOUT 集成放电功能 - 漏极开路电源正常输出 - 采用微型 3.3µH 或 4.7µH 电感 - 小型 3mm x 2mm WSON 封装 #### 2 应用 - Bluetooth® 低功耗、消费类电子产品用射频 (RF4CE)、短距离低功耗通信技术 (Zigbee) - 工业用仪表计量 - 能量采集 ## 3 说明 TPS62745 是一款高效超低功耗同步降压转换器,针 对低功耗无线应用进行了优化。 其提供的稳压输出仅 消耗 400nA 的静态电流。 该器件由两节可再充电的锂 离子电池(锂电池主要化学成分是 Li-SOCI2、Li-SO2、Li-MnO2) 或者四到六节碱性电池供电。 该器 件的输入电压范围高达 10V, 因此也可以通过 USB 端 口和薄膜太阳能模块供电。 输出电压通过四个 VSEL 引脚设置, TPS62745 的电压范围为 1.8V 至 3.3V: TPS627451 的电压范围为 1.3V 至 2.8V。 TPS62745 搭配使用小型输出电容,特有低输出纹波 电压和低噪声。 由引脚 EN VIN SW 控制的内部输入 电压开关将电源电压连接至引脚 VIN\_SW。 此开关专 用于外部分压器,按比例降低外部 ADC 的输入电压。 当电源电压低于欠压锁定阈值时,此开关会自动断开。 TPS62745 采用小型 12 引脚 3mm x 2mm WSON 封 装。 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-----------|------|----------------| | TPS62745 | WSON | 20000 1/ 20000 | | TPS627451 | WSON | 3mm x 2mm | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 ## 4 典型应用电路原理图 效率与输出电流间的关系; Vo = 3.3V A # 目录 | 1 | 特性 1 | | 9.4 Device Functional Modes | 12 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | | 9.5 VOUT Discharge | 12 | | 3 | 说明1 | | 9.6 Internal Current Limit | 12 | | 4 | 典型应用电路原理图 | 10 | Application and Implementation | 13 | | 5 | 修订历史记录 | | 10.1 Application Information | 13 | | 6 | Device Comparison Table | | 10.2 Typical Application | 13 | | 7 | • | | 10.3 System Examples | 21 | | - | Pin Configuration and Functions | 11 | Power Supply Recommendations | 25 | | 8 | Specifications5 | | Layout | | | | 8.1 Absolute Maximum Ratings 5 | | 12.1 Layout Guidelines | | | | 8.2 ESD Ratings | | 12.2 Layout Example | | | | 8.3 Recommended Operating Conditions | 13 | 器件和文档支持 | | | | 8.4 Thermal Information | | 13.1 器件支持 | | | | 8.5 Electrical Characteristics | | 13.2 相关链接 | | | | 8.6 Timing Characteristics | | 13.3 社区资源 | | | _ | 8.7 Typical Characteristics | | 13.4 商标 | | | 9 | Detailed Description 10 | | 13.5 静电放电警告 | | | | 9.1 Overview 10 | | 13.6 Glossary | | | | 9.2 Functional Block Diagram 10 | 14 | 机械、封装和可订购信息 | | | | 9.3 Feature Description | 14 | 少时从,五次有中日 以为日心 | 20 | | | | | | | # 5 修订历史记录 NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Original (May 2015) to Revision A **Page** # 6 Device Comparison Table<sup>(1)</sup> | Device Number | Output voltage range | marking | |---------------|--------------------------------|---------| | TPS62745 | 1.8 V to 3.3 V in 100-mV steps | PD5I | | TPS627451 | 1.3 V to 2.8 V in 100-mV steps | PD6I | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the datasheet. # 7 Pin Configuration and Functions ### **Pin Functions** | PI | N | | | | | | |---------------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | VIN | 1 | PWR | $V_{\text{IN}}$ power supply pin. Connect this pin close to the VIN terminal of the input capacitor. A ceramic capacitor of 4.7 $\mu$ F from this pin to GND is required. | | | | | sw | 2 | OUT | This is the switch pin which is connected to the internal MOSFET switches. Connect the inductor to this terminal. | | | | | GND | 3 | PWR | GND supply pin. Connect this pin close to the GND terminal of the input and output capacitor. | | | | | EN_VIN_SW | 4 | IN | This pin connects / disconnects the internal switch from VIN to pin VIN_SW. With EN_VIN_SW = Low, the switch is open. With EN_VIN_SW = High, the switch is closed connecting VIN with VIN_SW. If not used, the pin should be tied to GND. | | | | | VOUT | 5 | IN | Feedback pin for the internal feedback divider network and regulation loop. Connect this pin directly to the output capacitor with a short trace. | | | | | VIN_SW | 6 | OUT | This is the output of a switch connecting VIN with VIN_SW when EN_VIN_SW = High. If not used, leave this pin open. | | | | | PG | 7 | OUT | This is an open drain power good output. | | | | | VSEL4 | 8 | IN | | | | | | VSEL3 | 9 | IN | Output voltage selection pins. See Table 1 and Table 2 for V <sub>OUT</sub> selection. These pins must | | | | | VSEL2 | 10 | IN | be terminated. | | | | | VSEL1 | 11 | IN | | | | | | EN | 12 | IN | High level enables the devices, low level turns the device into shutdown mode. This pin must be terminated. | | | | | EXPOSED<br>THERMAL<br>PAD | | NC | Not electrically connected to the IC. Connect this pad to GND and use it as a central GND plane. | | | | # **Table 1. Output Voltage Setting for TPS62745** | Device | VOUT / V | VSEL4 | VSEL 3 | VSEL 2 | VSEL 1 | |----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------| | | 1.8 | 0 | 0 | 0 | 0 | | | 1.9 | 0 | 0 | 0 | 1 | | | 2.0 | 0 | 0 | 1 | 0 | | | 2.1 | 0 | 0 | 1 | 1 | | | 2.2 | 0 | 1 | 0 | 0 | | | 2.3 | 0 | 1 | 0 | 1 | | | 2.4 | 0 | 1 | 1 | 0 | | TD002745 | 2.5 | 0 | 1 | 1 | 1 | | 17562745 | 2.6 | 0 1 1 | 0 | | | | TPS62745 | 2.7 | 1 | 0 | 0 | 1 | | | 2.8 | 1 | 0 | 1 | 0 | | | 2.9 | 1 | 0 | 1 | 1 | | | 3.0 | 1 | 1 | 0 | 0 | | | 3.1 | 1 | 1 | 0 | 1 | | | 3.2 | 0 1 0 1 1 0 1 0 0 0 1 0 1 0 1 0 1 0 1 0 1 0 | 0 | | | | | 3.3 | 1 | 1 | 1 | 1 | # Table 2. Output Voltage Setting for TPS627451 | Device | VOUT / V | VSEL4 | VSEL 3 | VSEL 2 | VSEL 1 | |-----------|----------|-------|--------|--------|--------| | | 1.3 | 0 | 0 | 0 | 0 | | | 1.4 | 0 | 0 | 0 | 1 | | | 1.5 | 0 | 0 | 1 | 0 | | | 1.6 | 0 | 0 | 1 | 1 | | | 1.7 | 0 | 1 | 0 | 0 | | | 1.8 | 0 | 1 | 0 | 1 | | | 1.9 | 0 | 1 | 1 | 0 | | TD0607454 | 2.0 | 0 | 1 | 1 | 1 | | TPS627451 | 2.1 | 1 | 0 | 0 | 0 | | | 2.2 | 1 | 0 | 0 | 1 | | | 2.3 | 1 | 0 | 1 | 0 | | | 2.4 | 1 | 0 | 1 | 1 | | | 2.5 | 1 | 1 | 0 | 0 | | | 2.6 | 1 | 1 | 0 | 1 | | | 2.7 | 1 | 1 | 1 | 0 | | | 2.8 | 1 | 1 | 1 | 1 | ## 8 Specifications ## 8.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted) (1) | | PIN | MIN | MAX | UNIT | |---------------------------------------|--------------------|------|----------------------|------| | | VIN | -0.3 | 12 | V | | | | V | | | | Voltage | EN | -0.3 | V <sub>IN</sub> +0.3 | V | | Voltage | EN_VIN_SW, VSEL1-4 | -0.3 | 6 | V | | | PG | -0.3 | 6 | V | | | VOUT | -0.3 | 3.6 | V | | Power Good Sink Current | PG | | 10 | mA | | V <sub>IN</sub> Switch Output Current | VIN_SW | | 10 | mA | | Junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 8.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|--------------------------------------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | S-001, all pins <sup>(1)</sup> ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 8.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------| | Supply voltage V <sub>IN</sub> | | 3.3 | | 10 | V | | Output current I <sub>OUT</sub> | $V_{OUT} + 0.7 \text{ V} \le V_{IN} \le 10 \text{ V}$ | | | 300 | mA | | Effective inductance | | 2.8 | 4.7 | 6.2 | μH | | Capacitance connected to VIN pin | | 3 | 10 | | μF | | Total effective capacitance connected to VOUT pin <sup>(1)</sup> | | 5 | 10 | 22 | μF | | Operating junction temperature range, T <sub>J</sub> | | -40 | | 125 | °C | | Operating ambient temperature range, T <sub>A</sub> | | -40 | | 85 | °C | <sup>(1)</sup> Due to the DC bias effect of ceramic capacitors, the effective capacitance is lower then the nominal value when a voltage is applied. This is why the capacitance is specified to allow the selection of the smallest capacitor required with the DC bias effect for this type of capacitor in mind. The nominal value given matches a typical capacitor to be chosen to meet the minimum capacitance required. <sup>(2)</sup> The DC voltage on the SW pin must not exceed 3.6 V <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 8.4 Thermal Information | | | TPS62745 | | |-----------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | DSS | UNIT | | | | 12 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 61.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 70.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 25.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 25.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## 8.5 Electrical Characteristics $V_{IN}$ = 6 V, $T_J$ = -40°C to 125°C typical values are at $T_J$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------|------|--| | SUPPLY | | | | | | | | | V <sub>IN</sub> | Input voltage range | $V_{OUT}$ + 0.7 V $\leq$ $V_{IN}$ $\leq$ 10 V ; min 3.3 V, whichever value is higher | 3.3 | | 10 | V | | | IQ | Operating quiescent current | EN = $V_{IN}$ , device not switching; $I_{OUT} = 0 \mu A$ ; $V_{OUT} = 2 \text{ V}$ ; $T_J = -40^{\circ}\text{C}$ to 85°C | | 400 | 1960 | nA | | | I <sub>SD</sub> | Shutdown current | EN = GND, shutdown current into $V_{IN}$ ;<br>$T_J = -40$ °C to 85°C | | 130 | 1200 | nA | | | OD | | EN = GND, shutdown current into V <sub>IN</sub> ; T <sub>J</sub> = 60°C | | | 830 | | | | V <sub>TH_UVLO+</sub> | Undervoltage lockout | Rising $V_{IN}$ ; $T_J = -40^{\circ}$ C to 85°C | | 3.1 | 3.3 | V | | | V <sub>TH_UVLO</sub> - | threshold | Falling $V_{IN}$ ; $T_J = -40^{\circ}C$ to 85°C | | 2.9 | 3.1 | V | | | INPUTS (EI | N, EN_VIN_SW, VSEL1-4) | | | | | | | | V <sub>IH TH</sub> | High level input voltage | $V_{TH\_UVLO-} \le V_{IN} \le 10 \text{ V}$ | 1.2 | | | V | | | V <sub>IL TH</sub> | Low level input voltage | $V_{TH\_UVLO-} \le V_{IN} \le 10 \text{ V}$ | | | 0.35 | V | | | | Input bias current; except EN | T <sub>J</sub> = 25°C | | | 10 | | | | I <sub>IN</sub> | | T <sub>J</sub> = 60°C | | | 20 | nA | | | | piii | $T_J = -40$ °C to 85°C | | | 50 | 1 | | | | | T <sub>J</sub> = 25°C | | | 20 | | | | I <sub>IN</sub> | Input bias current for EN pin | T <sub>J</sub> = 60°C | | | 40 | nA | | | | | $T_J = -40$ °C to 85°C | | | 100 | | | | POWER SV | VITCHES | | | | <del>'</del> | | | | D | High side MOSFET on-<br>resistance | V 4V 1 440 ··· A | | 0.6 | 0.98 | 0 | | | R <sub>DS(ON)</sub> | Low side MOSFET on-<br>resistance | V <sub>IN</sub> = 4 V, I = 140 mA | | 0.5 | 0.85 | Ω | | | 1 | High side MOSFET DC switch current limit | 3.6 V ≤ V <sub>IN</sub> ≤ 10 V; device not in soft start | 480 | 600 | 720 | m ^ | | | I <sub>LIMF</sub> | Low side MOSFET DC switch current limit | | | 600 | | mA | | # **Electrical Characteristics (continued)** $V_{IN}$ = 6 V, $T_J$ = -40°C to 125°C typical values are at $T_J$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------|-------|------------|------| | OUTPUT DIS | SCHARGE SWITCH (VOUT) | | | | | | | | R <sub>DSCH_VOUT</sub> | MOSFET on-resistance | EN = GND, I <sub>OUT</sub> = -10 mA i | into VOUT pin | | 25 | 60 | Ω | | I <sub>IN_VOUT</sub> | Bias current into VOUT pin <sup>(1)</sup> | EN = V <sub>IN</sub> , V <sub>OUT</sub> = 2 V | $T_{J} = 25^{\circ}C$<br>$T_{J} = -40^{\circ}C \text{ to } 85^{\circ}C$ | | 40 | 100<br>500 | nA | | INPUT VOLT | TAGE SWITCH (VIN_SW) | | | | | | | | R <sub>DS(ON)</sub> | MOSFET on-resistance | EN_VIN_SW = High, I <sub>VIN_SV</sub> | <sub>N</sub> = 1 mA | | 85 | 160 | Ω | | I <sub>VIN_SW_LKG</sub> | VIN-switch leakage current | EN_VIN_SW = GND; leakage when pulled to GND; T <sub>J</sub> = - | ge from VIN to VIN_SW | -20 | | 20 | nA | | I <sub>VIN_SW</sub> | VIN-switch current | | | | | 5 | mA | | POWER GO | OD OUTPUT (PG) | 1 | , | | | , | | | V <sub>TH_PG+</sub> | Power good threshold voltage | Rising output voltage on VC | OUT pin | 95 | 97.5 | | | | V <sub>TH_HYS</sub> | Power good threshold hysteresis | Falling output voltage on VC | alling output voltage on VOUT pin | | | | % | | V <sub>OL</sub> | Low level output threshold | $3.3 \text{ V} \le \text{V}_{\text{IN}} \le 10 \text{ V}, \text{ EN} = \text{GN}$<br>current into PG pin $\text{I}_{\text{PG}} = 4 \text{ r}$ | | | | 0.3 | V | | V <sub>OH</sub> | High level output threshold | $3.3 \text{ V} \le \text{V}_{\text{IN}} \le 10 \text{ V}, \text{ EN} = \text{hig}$ current into PG pin $\text{I}_{\text{PG}} = 0 \text{ r}$ | | | | 6 | V | | I <sub>IN_PG</sub> | Bias current into power good pin | PG pin is high impedance, \ EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0 mA; T <sub>J</sub> = | /OUT = 2 V,<br>: −40°C to 85°C | | | 20 | nA | | OUTPUT | 1 | 1 | , | | | " | | | I <sub>LIM_softstart</sub> | Switch current limit during soft start | Current limit is reduced duri<br>T <sub>J</sub> = -40°C to 85°C | ng soft start, | 40 | 110 | 180 | mA | | | O day to all to a constant | For TPS627450; output volta<br>pins VSEL1 - 4 | ages are selected with | elected with 1.8 | | 3.3 | | | | Output voltage range | For TPS627451; output volta<br>pins VSEL1 - 4 | ages are selected with | 1.3 | | 2.8 | V | | | Output voltage accuracy | PFM mode, I <sub>OUT</sub> = 0 mA, V <sub>C</sub><br>min 3.3 V, whichever value<br>T <sub>J</sub> = -40°C to 85°C | | -2.5 | 0 | 2.5 | % | | $V_{VOUT}$ | | PWM Mode, V <sub>OUT</sub> + 0.7 V ≤ whichever value is higher; T | | -2 | 0 | 2 | | | | DC output voltage load regulation V <sub>OUT</sub> = 2.0 V; I <sub>OUT</sub> = 2 mA to 80 mA (PFM mode) | | o 80 mA (PFM mode) | | 0.005 | | %/mA | | | DC output voltage load regulation | V <sub>OUT</sub> = 2.0 V; I <sub>OUT</sub> = 150 m/<br>mode) | A to 300 mA (PWM | | 0.001 | | %/mA | | | DC output voltage line regulation | V <sub>OUT</sub> = 2.0 V, I <sub>OUT</sub> = 300 m/ | A, 4 V ≤ V <sub>IN</sub> ≤ 10 V | | 0.015 | | %/V | <sup>(1)</sup> A 50-M $\Omega$ (typical) internal resistor divider is internally connected to the VOUT pin # 8.6 Timing Characteristics $V_{IN} = 6 \text{ V}$ , $T_{J} = -40 ^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ typical values are at $T_{J} = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | SUPPLY | | | | | | | | t <sub>delay</sub> | UVLO delay time | response time of UVLO circuit | | 200 | | μs | | INPUT V | OLTAGE SWITCH (VIN_SW) | | | | | | | t <sub>VIN_SW</sub> | VIN-switch turn-on settling time | Time from EN_VIN_SW = High until R <sub>DS(ON)</sub> is within specification | | 100 | | μs | | POWER | GOOD OUTPUT (PG) | | | | | | | t <sub>delay</sub> | PGOOD delay time | Response time of PGOOD circuit; falling edge | | 200 | | μs | | OUTPUT | • | | | | • | | | t <sub>ONmin</sub> | Minimum ON time | V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 2.0 V, I <sub>OUT</sub> = 0 mA | | 256 | | ns | | t <sub>OFFmin</sub> | Minimum OFF time | V <sub>IN</sub> = 3.3 V | | 50 | | ns | | t <sub>Start</sub> | Regulator start up time | $V_{IN}$ = 6 V, from transition EN = Low to High until device starts switching, $T_J$ = -40°C to 85°C | | 15 | 50 | ms | | t <sub>Softstart</sub> | Softstart time with reduced switch current limit | 3.3 V ≤ V <sub>IN</sub> ≤ 10 V, EN = V <sub>IN</sub> | | 700 | | μs | ## 8.7 Typical Characteristics ## 9 Detailed Description #### 9.1 Overview The TPS62745 is the first dual-cell, ultra low power step down converter combining TI's DCS-Control™ topology and ultra low quiescent current consumption (400 nA typical) while maintaining a regulated output voltage. The device extends high efficiency operation to output currents down to a few micro amperes. #### 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 DCS-Control™ TI's DCS-Control<sup>TM</sup> (Direct Control with Seamless Transition into Power Save Mode) is an advanced regulation topology, which combines the advantages of hysteretic and voltage mode control. Characteristics of DCS - Control<sup>TM</sup> are excellent AC load regulation and transient response, low output ripple voltage and a seamless transition between pulse frequency modulation (PFM) and pulse width modulation (PWM) mode operation. DCS-Control<sup>TM</sup> includes an AC loop which senses the output voltage (VOUT pin) and directly feeds the information to a fast comparator stage. This comparator sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. In order to achieve accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors. The DCS-Control<sup>TM</sup> topology supports PWM mode for medium and high load conditions and a power save mode at light loads. During PWM mode, it operates in continuous conduction. The switching frequency is up to 2.5 MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter seamlessly enters power save mode to maintain high efficiency down to very light loads. In power save mode the switching frequency varies linearly with the load current. Since DCS-Control<sup>TM</sup> supports both operation modes within one single building block, the transition from PWM to power save mode is seamless without effects on the output voltage. The TPS62745 offers both excellent DC voltage and superior load transient regulation, combined with very low ## **Feature Description (continued)** output voltage ripple, minimizing interference with RF circuits. At high load currents the converter operates in quasi fixed frequency PWM mode operation and at light loads in PFM mode to maintain highest efficiency over the full load current range. In PFM mode, the device generates a single switching pulse to ramp up the inductor current and recharge the output capacitor, followed by a sleep period where most of the internal circuits are shutdown to achieve a quiescent current of typically 400-nA. During this time, the load current is supported by the output capacitor. The duration of the sleep period depends on the load current and the inductor peak current. ### 9.3.2 Enable / Shutdown The DC/DC converter is activated when EN pin is set to High. For proper operation, the pin must be terminated and must not be left floating. With EN pin set to Low, the device enters shutdown mode with typical 130 nA current consumption. ## 9.3.3 Power Good Output (PG) The power good comparator features an open drain output. The PG comparator is active with EN pin set to high and $V_{IN}$ above the threshold $V_{TH\_UVLO+}$ . It is driven to high impedance once $V_{OUT}$ trips the threshold $V_{TH\_PG+}$ for rising $V_{OUT}$ . The output is pulled to low level once $V_{OUT}$ falls below the threshold $V_{TH\_PG-}$ . The output is as well pulled to low level in case the input voltage $V_{IN}$ falls below the undervoltage lockout threshold $V_{TH\_UVLO-}$ or the device is disabled with EN = Low. With EN = High, the output is driven to high impedance state, once the load current falls below ~1 mA. In this case the PG comparator is turned off to achieve lowest quiescent current. PG will be triggered when a output voltage change is ongoing due to a change in VSEL pin levels if the new target is high enough to trigger the PG threshold. ## 9.3.4 Output Voltage Selection (VSEL1 - 4) The TPS62745 does not require an external resistor divider network to program the output voltage. The device integrates a high impedance (typical 50 M $\Omega$ ) feedback resistor divider network which is programmed by the pins VSEL1-4. TPS62745 supports an output voltage range of 1.8 V to 3.3 V in 100-mV steps while the TPS627451 supports an output voltage range of 1.3 V to 2.8 V. The output voltage can be changed during operation and supports simple dynamic output voltage scaling; see the *Application and Implementation* section for further details. The output voltage is programmed according to Table 1 for TPS62745 and Table 2 for TPS627451. #### 9.3.5 Input Voltage Switch There is an internal switch that connects the input voltage applied at pin VIN to the VIN\_SW output. The switch can be used to connect an external voltage divider for an ADC monitoring to the input voltage. An enable pin EN\_VIN\_SW turns the switch on and off, making sure there is no current through that external voltage divider when not needed. A logic high level on EN\_VIN\_SW turns the switch on once the input voltage is above the undervoltage lockout threshold and the device is enabled. The switch can be used for other purposes as long as the current rating of 5 mA and its turn-on resistance is observed. An external voltage divider should be in a range of 10 k $\Omega$ to 100 k $\Omega$ . Larger values than 100 k $\Omega$ can be used as long as the input resistance and capacitance of the external circuit (e.g. ADC input) is observed. #### 9.4 Device Functional Modes #### 9.4.1 Soft Start When the device is enabled, the internal reference is powered up and after the startup delay time t Startup\_delay has expired, the device enters soft start, starts switching and ramps up the output voltage. During soft start the device operates with a reduced current limit, ILIM\_softstart, of typical 1/5 of the nominal current limit. This reduced current limit is active during the soft start time tsoftstart. The current limit is increased to its nominal value, ILIMF, once the soft start time has expired or the power good comparator detects that the output voltage reached its target value. ## 9.5 VOUT Discharge The VOUT pin has a discharge circuit to connect the rail to GND, once it is disabled. This feature prevents residual charge voltages on the output capacitor, which may impact proper power up of the systems connected to the converter. With the EN pin pulled to low, the discharge circuit at the VOUT pin becomes active. The discharge circuit on VOUT is also associated with the UVLO comparator. The discharge circuit becomes active once the UVLO comparator triggers and the input voltage $V_{IN}$ has dropped below the UVLO comparator threshold $V_{TH}$ UVLO- (typical 2.9 V). #### 9.6 Internal Current Limit The TPS62745 integrates a current limit on the high side, as well on the low side MOSFETs to protect the device against overload or short circuit conditions. The peak current in the switches is monitored cycle by cycle. If the high side MOSFET current limit is reached, the high side MOSFET is turned off and the low side MOSFET is turned on until the current decreases below the low side MOSFET current limit. ## 10 Application and Implementation #### 10.1 Application Information The TPS62745 devices are a step down converter family featuring typical 400-nA quiescent current and operating with a tiny 4.7-µH inductor and a 10-µF output capacitor. These DCS-Control™ based devices extend the light load efficiency range below 10-µA load currents. TPS62745 supports output currents up to 300 mA, ## 10.2 Typical Application Figure 5. TPS62745 Typical Application ## 10.2.1 Design Requirements The TPS62745 is a highly integrated DC/DC converter. The output voltage is set via the VSEL pin interface without any additional external components. For proper operation only an input and output capacitor and an inductor is required. When the input voltage switch is not used, its enable input should be tied to GND. The output VIN\_SW can either be left open or tied to GND. Table 3 shows the components used for the application characteristic curves. | REFERENCE | DESCRIPTION | Value | MANUFACTURER(1) | |-----------|------------------|------------------------------|-------------------| | IC | TPS62745 | | Texas Instruments | | L | DFE252010 | 4.7 µH | Toko | | CIN | TMK212BBJ106MG | 10 μF / 25 V / X5R /<br>0805 | Taiyo Yuden | | COUT | LMK212ABJ106KG-T | 10 μF / 10 V / X5R /<br>0805 | Taiyo Yuden | **Table 3. List of Components** ## 10.2.2 Detailed Design Procedure ## 10.2.2.1 Output Voltage Selection (VSEL1 - 4) The VSEL pins select the output voltage of the converters. See the *Output Voltage Selection (VSEL1 - 4)* of the Feature Descriptions. The output voltage can be changed during operation by changing the logic level of these pins. The output voltage of the TPS62745 ramps to the new target with a slew rate as defined in the electrical characteristics. Typically these pins are driven by an applications processor with an I/O voltage of either 1.8 V or 3.3 V or hard wired to a logic high or logic low signal. In case the pins are not driven from an applications processor and the supply voltage is higher than the voltage rating of the VSEL pins, a logic high level can be taken from the output voltage at pin VOUT. During start-up, when the output is rising from 0 V to its target, the VSEL pins connected to VOUT will change their logic level from low to high. TPS62745 is designed such that such a configuration ensures a steadily rising output voltage. <sup>(1)</sup> See Third-Party Products Disclaimer (2) ### 10.2.2.2 Output Filter Design (Inductor and Output Capacitor) The external components have to fulfill the needs of the application, but also the stability criteria of the devices control loop. The TPS62745 is optimized to work within a range of L and C combinations. The LC output filter inductance and capacitance have to be considered together, creating a double pole, responsible for the corner frequency of the converter. Table 4 can be used to simplify the output filter component selection. **Table 4. Recommended LC Output Filter Combinations** | Inductor Value [µH] <sup>(1)</sup> | Output Capacitor Value [μF] <sup>(2)</sup> | | | | | | | |------------------------------------|--------------------------------------------|-------|--|--|--|--|--| | | 10 μF | 22 µF | | | | | | | 4.7 | √(3) | √ | | | | | | | 3.3 | V | √ | | | | | | - Inductor tolerance and current derating is anticipated. The effective inductance can vary by 20% and -30%. - (2) Capacitance tolerance and bias voltage derating is anticipated. The effective capacitance can vary by 20% and -50%. - 3) This LC combination is the standard value and recommended for most applications. #### 10.2.2.3 Inductor Selection The inductor value affects its peak-to-peak ripple current, the PWM-to-PFM transition point, the output voltage ripple and the efficiency. The selected inductor has to be rated for its DC resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher $V_{IN}$ or $V_{OUT}$ and can be estimated according to Equation 1. Equation 2 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 2. This is recommended because during heavy load transient the inductor current will rise above the calculated value. A more conservative way is to select the inductor saturation current according to the high-side MOSFET switch current limit I<sub>LIME</sub>. $$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$ $$I_{Lmax} = I_{outmax} + \frac{\Delta I_{L}}{2}$$ (1) where: - f = Switching frequency - L = Inductor value - ΔI<sub>I</sub> = Peak-to-peak inductor ripple current - I<sub>Lmax</sub> = Maximum inductor current In DC/DC converter applications, the efficiency is essentially affected by the inductor AC resistance (i.e. quality factor) and by the inductor DCR value. To achieve high efficiency operation, care should be taken in selecting inductors featuring a quality factor above 25 at the switching frequency. Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current. The total losses of the coil consist of both the losses in the DC resistance $R_{DC}$ ) and the following frequency-dependent components: - The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies) - Additional losses in the conductor from the skin effect (current displacement at high frequencies) - Magnetic field losses of the neighboring windings (proximity effect) - Radiation losses The following inductor series from different suppliers have been used: Table 5. List of Inductors | INDUCTANCE [µH] | DCR [Ω], typical | DIMENSIONS<br>[mm <sup>3</sup> ] | INDUCTOR<br>TYPE | SUPPLIER <sup>(1)</sup> | |-----------------|------------------|----------------------------------|------------------|-------------------------| | 4.7 | 0.250 | 2.5 x 2.0 x 1.0 | DFE252010 | TOKO | | 3.3 | 0.190 | 2.5 x 2.0 x 1.0 | DFE252010 | TOKO | | 4.7 | 0.336 | 2.0 x 1.9 x 1.0 | XPL2010 | Coilcraft | | 3.3 | 0.207 | 2.0 x 1.9 x 1.0 | XPL2010 | Coilcraft | | 4.7 | 4.7 0.217 | | XFL3010 | Coilcraft | | 4.7 | 0.270 | 4.5 x 3.2 x 3.2 | CC453232 | Bourns | (1) See Third-Party Products Disclaimer ### 10.2.2.4 DC/DC Output Capacitor Selection The DCS-Control™ scheme of the TPS62745 allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies. At light load currents, the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor value and the PFM peak inductor current. A larger output capacitor can be used, but it should be considered that larger output capacitors lead to an increased leakage current in the capacitor and may reduce overall conversion efficiency. Furthermore, larger output capacitors impact the start up behavior of the DC/DC converter. Furthermore, the contol loop of the TPS62745 requires a certain voltage ripple across the output capacitor. Super-capacitors can be used in parallel to the ceramic capacitors when it is made sure that the super-capacitors series resistance is large enough to provide a valid feedback signal to the error amplifier which is in phase with the inductor current. Applications using an output capacitance above of what is stated under Recommended Operating Conditions should be checked for stability over the desired operating conditions range. #### 10.2.2.5 Input Capacitor Selection Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering to ensure proper function of the device and to minimize input voltage spikes. For most applications a 10 $\mu$ F or 4.7 $\mu$ F ceramic capacitor is recommended. The input capacitor can be increased without any limit for better input voltage filtering. Table 6 shows a list of tested input/output capacitors. **Table 6. List of Input and Output Capacitors** | CAPACITANCE [µF] | SIZE | CAPACITOR TYPE | SUPPLIER <sup>(1)</sup> | |------------------|------|-------------------|-------------------------| | 10 | 0603 | GRM188R61C106MA73 | Murata | | 10 | 0603 | EMK107BBJ106MA | Taiyo Yuden | | 4.7 | 0805 | EMK212ABJ475KG | Taiyo Yuden | | 10 | 0805 | TMK212BBJ106MG | Taiyo Yuden | | 10 | 0805 | LMK212ABJ106KG-T | Taiyo Yuden | (1) See Third-Party Products Disclaimer #### 10.2.3 Application Curves ## 10.3 System Examples ## 10.3.1 TPS62745 Set to a Fixed Voltage of 3.3 V Figure 34. TPS62745 Typical Application for Vout = 3.3 V ## 10.3.1.1 Design Requirements The minimum input voltage needs to be at least 700 mV above the desired output voltage for full output current. | REFERENCE | DESCRIPTION | Value | MANUFACTURER(1) | |-----------|------------------|---------------------------|-------------------| | IC | TPS62745 | | Texas Instruments | | L | DFE252010 | 4.7 μH | Toko | | CIN | TMK212BBJ106MG | 10 μF / 25 V / X5R / 0805 | Taiyo Yuden | | COUT | LMK212ABJ106KG-T | 10 µF / 10 V / X5R / 0805 | Taivo Yuden | **Table 7. List of Components** <sup>(1)</sup> See Third-Party Products Disclaimer ## 10.3.1.2 Detailed Design Procedure The logic level of the VSEL pins sets the output voltage. The maximum high level does not allow a direct connection to the supply voltage if it is above 6 V. The output voltage can be used instead to provide a logic high level. ## 10.3.1.3 Application Curves ## 10.3.2 Dynamic Voltage Change on TPS62745 TPS62745 allows to change its output voltage during operation by changing the logic level of the VSEL pins. Figure 37. TPS62745 Typical Application for Switching Between Two Output Voltages ## 10.3.2.1 Design Requirements The minimum input voltage needs to be at least 700 mV above the maximum output voltage for full output current. For an input voltage above 6V, the VSELx pins have to be tied to the output for a logic high level as their voltage rating is 6V. | | | • | | |-----------|--------------------|---------------------------|-------------------| | REFERENCE | DESCRIPTION | Value | MANUFACTURER(1) | | IC | TPS62745 | | Texas Instruments | | L | L DFE252010 4.7 μH | | Toko | | CIN | TMK212BBJ106MG | 10 μF / 25 V / X5R / 0805 | Taiyo Yuden | | COUT | LMK212ABJ106KG-T | 10 uF / 10 V / X5R / 0805 | Taivo Yuden | **Table 8. List of Components** <sup>(1)</sup> See Third-Party Products Disclaimer ## 10.3.2.2 Detailed Design Procedure Toggle the logic level at VSEL1, VSEL3 and VSEL4 to change the output voltage from 2.0 V to 3.3 V and vice versa. The slope from higher output voltage to the lower output voltage is determined by the load current and output capacitance because the discharge of the output capacitor is through the load current only. ## 10.3.2.3 Application Curves ## 11 Power Supply Recommendations The power supply to the TPS62745 needs to have a current rating according to the supply voltage, output voltage and output current of the TPS62745 shown in the *Specifications* section. ## 12 Layout ## 12.1 Layout Guidelines As for all switching power supplies, the layout is an important step in the design. Especially RF designs demand careful attention to the PCB layout. Care must be taken in board layout to get the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues as well as EMI problems and interference with RF circuits. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor. Use a common power GND node and a different node for the signal GND to minimize the effects of ground noise. Keep the common path to the GND pin, which returns the small signal components and the high current of the output capacitors as short as possible to avoid ground noise. The VOUT line should be connected to the output capacitor and routed away from noisy components and traces (e.g. SW line). ## 12.2 Layout Example Figure 40. Recommended PCB Layout #### 13 器件和文档支持 ## 13.1 器件支持 #### 13.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 13.2 相关链接 以下表格列出了快速访问链接。 范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。 表 9. 相关链接 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具与软件 | 支持与社区 | | |-----------|-------|-------|-------|-------|-------|--| | TPS62745 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | | TPS627451 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | ### 13.3 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.4 商标 DCS-Control, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 13.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 19-Sep-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|-----------------------------------------|--------------------|------|----------------|----------------|-------------------------------|-----------------------|--------------|-------------------------|---------| | TPS627451DSSR | ACTIVE | WSON | DSS | 12 | 3000 | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PD6I | | | 11 6627 1672661 | 7.01172 | *************************************** | | | | Tronic a Groon | | 20101 1 2000 01121111 | 10 10 120 | . 50. | Samples | | TPS627451DSST | ACTIVE | WSON | DSS | 12 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PD6I | Samples | | TPS62745DSSR | ACTIVE | WSON | DSS | 12 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PD5I | Samples | | TPS62745DSST | ACTIVE | WSON | DSS | 12 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PD5I | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** www.ti.com 19-Sep-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Sep-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS627451DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | TPS627451DSST | WSON | DSS | 12 | 250 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | TPS62745DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | TPS62745DSST | WSON | DSS | 12 | 250 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | www.ti.com 19-Sep-2023 ## \*All dimensions are nominal | 7 till dillitoriolorio di o riorriiridi | | | | | | | | |-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS627451DSSR | WSON | DSS | 12 | 3000 | 182.0 | 182.0 | 20.0 | | TPS627451DSST | WSON | DSS | 12 | 250 | 182.0 | 182.0 | 20.0 | | TPS62745DSSR | WSON | DSS | 12 | 3000 | 182.0 | 182.0 | 20.0 | | TPS62745DSST | WSON | DSS | 12 | 250 | 182.0 | 182.0 | 20.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4209244/D PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. It is recommended that vias located under solder paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司